M45PE80-VMW6TG NUMONYX, M45PE80-VMW6TG Datasheet - Page 29

no-image

M45PE80-VMW6TG

Manufacturer Part Number
M45PE80-VMW6TG
Description
IC FLASH 8MBIT 25MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheets

Specifications of M45PE80-VMW6TG

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
8M (1M x 8)
Speed
25MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (5.3mm Width), 8-SOP, 8-SOEIAJ
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
M45PE80-VMW6TG
M45PE80-VMW6TGTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M45PE80-VMW6TG
Manufacturer:
STMicroelectronics
Quantity:
20 000
Part Number:
M45PE80-VMW6TG
Manufacturer:
ST
Quantity:
20 000
Part Number:
M45PE80-VMW6TG
0
Company:
Part Number:
M45PE80-VMW6TG
Quantity:
73
Part Number:
M45PE80-VMW6TG=M45PE80-VMW6G
Manufacturer:
ST
0
Part Number:
M45PE80-VMW6TGCT
Manufacturer:
ST
0
6.11
Deep Power-down (DP)
Executing the Deep Power-down (DP) instruction is the only way to put the device in the
lowest consumption mode (the Deep Power-down mode). It can also be used as an extra
software protection mechanism, while the device is not in active use, since in this mode, the
device ignores all Write, Program and Erase instructions.
Driving Chip Select (S) High deselects the device, and puts the device in the Standby mode
(if there is no internal cycle currently in progress). But this mode is not the Deep Power-
down mode. The Deep Power-down mode can only be entered by executing the Deep
Power-down (DP) instruction, to reduce the standby current (from I
in
To exit from Deep Power-down mode, the Release from Deep Power-down (RDP)
instruction must be issued. No other instruction must be issued while
the device is in this mode.
The Deep Power-down mode automatically stops at Power-down, and the device always
Powers-up in the Standby mode.
The Deep Power-down (DP) instruction is entered by driving Chip Select (S) Low, followed
by the instruction code on Serial Data Input (D). Chip Select (S) must be driven Low for the
entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the Deep Power-down (DP) instruction is not executed. As soon as
Chip Select (S) is driven High, it requires a delay of t
to I
Any Deep Power-down (DP) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 16. Deep Power-down (DP) instruction sequence
S
C
D
Table
CC2
and the Deep Power-down mode is entered.
11).
0
1
2
Instruction
3
4
5
6
Figure
7
16.
DP
Stand-by Mode
t
before the supply current is reduced
DP
CC1
Deep Power-down Mode
to I
CC2
, as specified
AI03753D
29/48

Related parts for M45PE80-VMW6TG