HW-V5-ML510-G Xilinx Inc, HW-V5-ML510-G Datasheet - Page 18

no-image

HW-V5-ML510-G

Manufacturer Part Number
HW-V5-ML510-G
Description
BOARD EVAL FOR VIRTEX-5 ML510
Manufacturer
Xilinx Inc
Series
Virtex™ -5r
Type
FPGAr

Specifications of HW-V5-ML510-G

Contents
Evaluation Board
Kit Contents
ML510 Board (ATX Form Factor), 512 MB CompactFlash Card, Two 512 MB DDR2 DIMMs, LCD Display, Cable
Svhc
No SVHC (15-Dec-2010)
Development Tool Type
Hardware / Software - Dev Kit
Silicon Manufacturer
Xilinx
Core Architecture
Virtex
Silicon Family Name
Virtex-5
Features
VGA Graphics Interface, Fan
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
Virtex™-5 FPGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HW-V5-ML510-G
Manufacturer:
XILINX
0
Part Number:
HW-V5-ML510-G-J
Manufacturer:
XILINX
0
Table 35: GTP_DUAL Tile Receiver Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
Notes:
1.
2.
3.
4.
5.
6.
SJ Jitter Tolerance
SJ Jitter Tolerance with Stressed Eye
Using PLL_RXDIVSEL_OUT = 1 only.
Indicates the maximum offset between the receiver reference clock and the serial data. For example, a reference clock with ±100 ppm
resolution results in a maximum offset of 200 ppm between the reference clock and the serial data.
CDR 1st-order step size set to 2.
All jitter values are based on a Bit Error Ratio of 1e
Using 80 MHz sinusoidal jitter only in the absence of deterministic and random jitter.
Stimulus signal includes 0.4UI of DJ and 0.17UI of RJ. RX equalizer is enabled.
R
JT_TJSE
JT_SJSE
R
JT_SJ
JT_SJ
JT_SJ
JT_SJ
JT_SJ
JT_SJ
JT_SJ
JT_SJ
Symbol
XOOBVDPP
F
XPPMTOL
R
R
GTPRX
XSST
XRL
3.75
2.50
2.00
1.00
500
500
100
3.2
3.2
3.2
(4)
Serial data rate
OOB detect threshold
peak-to-peak
Receiver spread-spectrum
tracking
Run length (CID)
Data/REFCLK PPM offset
tolerance
Sinusoidal Jitter
Sinusoidal Jitter
Sinusoidal Jitter
Sinusoidal Jitter
Sinusoidal Jitter
Sinusoidal Jitter
Sinusoidal Jitter
Sinusoidal Jitter
Total Jitter with Stressed
Eye
Sinusoidal Jitter with
Stressed Eye
(6)
(1)
(2)
(6)
(4)
(5)
(5)
(5)
(5)
(5)
(5)
(5)
(5)
–12
Description
.
RX oversampler not enabled
RX oversampler enabled
OOBDETECT_THRESHOLD = 100
Modulated @ 33 KHz
Internal AC capacitor bypassed
CDR 2
PLL_RXDIVSEL_OUT = 1
CDR 2
PLL_RXDIVSEL_OUT = 2
CDR 2
PLL_RXDIVSEL_OUT = 4
CDR 2
3.75 Gb/s
3.20 Gb/s
2.50 Gb/s
2.00 Gb/s
1.00 Gb/s
500 Mb/s
500 Mb/s OS
100 Mb/s OS
3.20 Gb/s
3.20 Gb/s
www.xilinx.com
nd
nd
nd
nd
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
-order loop disabled with
-order loop disabled with
-order loop disabled with
-order loop enabled
(3)
(3)
(3)
–5000
–1000
–200
–200
–100
0.30
0.40
0.40
0.40
0.30
0.30
0.30
0.30
0.87
0.30
Min
0.5
0.1
60
Typ
105
F
GTPMAX
1000
Max
165
150
200
200
100
0.5
0
Units
Gb/s
Gb/s
ppm
ppm
ppm
ppm
ppm
mV
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
UI
18

Related parts for HW-V5-ML510-G