PIC12CE673-04/P Microchip Technology, PIC12CE673-04/P Datasheet - Page 490

no-image

PIC12CE673-04/P

Manufacturer Part Number
PIC12CE673-04/P
Description
IC MCU OTP 1KX14 A/D&EE 8DIP
Manufacturer
Microchip Technology
Series
PIC® 12Cr

Specifications of PIC12CE673-04/P

Core Size
8-Bit
Program Memory Size
1.75KB (1K x 14)
Core Processor
PIC
Speed
4MHz
Peripherals
POR, WDT
Number Of I /o
5
Program Memory Type
OTP
Eeprom Size
16 x 8
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 4x8b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
8-DIP (0.300", 7.62mm)
Controller Family/series
PIC12
No. Of I/o's
6
Eeprom Memory Size
16Byte
Ram Memory Size
128Byte
Cpu Speed
4MHz
No. Of Timers
1
Processor Series
PIC12C
Core
PIC
Data Bus Width
8 bit
Data Ram Size
128 B
Maximum Clock Frequency
4 MHz
Number Of Programmable I/os
5
Number Of Timers
8
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
ICE2000
Minimum Operating Temperature
0 C
On-chip Adc
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
ISPICR1 - ADAPTER IN-CIRCUIT PROGRAMMINGAC124001 - MODULE SKT PROMATEII 8DIP/SOIC
Connectivity
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC12CE673-04/P
Manufacturer:
Microchip
Quantity:
486
PICmicro MID-RANGE MCU FAMILY
26.3.1
26.3.2
DS31026A-page 26-6
Config. bits
OPTION_REG
Legend: Shaded cells are not used by the Watchdog Timer.
Name
WDT Period
WDT Programming Considerations
MPEEN
RBPU
Bit 7
The WDT has a nominal time-out period of 18 ms, (with no postscaler). The time-out period var-
ies with temperature, V
time-outs are desired, a postscaler with a division ratio of up to 1:128 can be assigned to the
WDT, under software control, by writing to the OPTION_REG register. Thus, time-out periods of
up to 2.3 seconds can be realized.
The
and prevent it from timing out and generating a device RESET.
The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out (WDT Reset
and WDT wake-up).
It should also be taken in account that under worst case conditions (V
ture = Maximum, maximum WDT postscaler) it may take several seconds before a WDT time-out
occurs.
Table 26-1: Summary of Watchdog Timer Registers
Note:
CLRWDT
INTEDG
BODEN
Bit 6
When the postscaler is assigned to the WDT, always execute a CLRWDT instruction
before changing the postscale value, otherwise a WDT reset may occur.
and
SLEEP
DD
instructions clear the WDT and the postscaler (if assigned to the WDT)
T0CS
Bit 5
CP1
and process variations from part to part (see DC specs). If longer
T0SE
Bit 4
CP0
PWRTE
Bit 3
PSA
WDTE
Bit 2
PS2
1997 Microchip Technology Inc.
DD
FOSC1
= Minimum, Tempera-
Bit 1
PS1
FOSC0
Bit 0
PS0

Related parts for PIC12CE673-04/P