M30622SAFP#U5 Renesas Electronics America, M30622SAFP#U5 Datasheet - Page 214

IC M16C MPU ROMLESS 100QFP

M30622SAFP#U5

Manufacturer Part Number
M30622SAFP#U5
Description
IC M16C MPU ROMLESS 100QFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/60r
Datasheets

Specifications of M30622SAFP#U5

Core Processor
M16C/60
Core Size
16-Bit
Speed
16MHz
Connectivity
SIO, UART/USART
Peripherals
DMA, PWM, WDT
Number Of I /o
50
Program Memory Type
ROMless
Ram Size
3K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-QFP
For Use With
867-1000 - KIT QUICK START RENESAS 62PM3062PT3-CPE-3 - EMULATOR COMPACT M16C/62P/30P
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30622SAFP#U5M30622SAFP
Manufacturer:
AVAGO
Quantity:
18
Company:
Part Number:
M30622SAFP#U5M30622SAFP
Manufacturer:
MITSUBISHI
Quantity:
852
Company:
Part Number:
M30622SAFP#U5M30622SAFP
Manufacturer:
MITSUBISHI
Quantity:
20 000
Company:
Part Number:
M30622SAFP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Timing (Vcc = 3V)
Switching characteristics (referenced to V
Table 1.23.37. Memory expansion and microprocessor modes (with no wait)
Figure 1.23.7. Port P0 to P10 measurement circuit
Note 1: Calculated according to the BCLK frequency as follows:
Note 2: This is standard value shows the timing when the output is off,
Note 3: Specify a product of -40°C to 85°C to use it.
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
d(BCLK-AD)
h(BCLK-AD)
h(RD-AD)
d(BCLK-CS)
h(BCLK-CS)
d(BCLK-ALE)
h(BCLK-ALE)
d(BCLK-WR)
h(BCLK-WR)
d(BCLK-DB)
h(BCLK-DB)
h(WR-AD)
d(BCLK-RD)
h(BCLK-RD)
d(DB-WR)
h(WR-DB)
Symbol
and doesn't show hold time of data bus.
Hold time of data bus is different by capacitor volume and pull-up
(pull-down) resistance value.
Hold time of data bus is expressed in
by a circuit of the right figure.
For example, when V
of output “L” level is
td(DB – WR) =
RD signal output delay time
Address output hold time (BCLK standard)
Address output hold time (WR standard)
ALE signal output delay time
RD signal output hold time
WR signal output delay time
WR signal output hold time
Data output delay time (BCLK standard)
Data output hold time (BCLK standard)
Data output hold time (WR standard)(Note2)
Address output delay time
Address output hold time (RD standard)
Chip select output delay time
Chip select output hold time (BCLK standard)
ALE signal output hold time
Data output delay time (WR standard)
t = –CR X ln (1 – V
t = – 30pF X 1k
= 6.7ns.
f(BCLK) X 2
Parameter
85
OL
10
o
= 0.2V
C (Note 3), CM15=“1” unless otherwise specified)
9
X ln (1 – 0.2V
OL
/ V
– 80
CC
P0
P1
P2
P3
P4
P5
P6
P7
P8
P9
P10
CC
, C = 30pF, R = 1k , hold time
)
CC
[ns]
CC
= 3V, V
/ V
30pF
CC
)
SS
Measuring condition
Figure 1.23.7
= 0V at Topr = – 20
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(Note1)
Min.
— 4
Standard
4
0
0
4
0
0
4
0
o
C to 85
DBi
Max.
60
60
60
60
60
80
M16C / 62A Group
o
Mitsubishi microcomputers
C / – 40
V
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
CC
R
C
o
= 3V
C to
1-193

Related parts for M30622SAFP#U5