MC908QL4MDWE Freescale Semiconductor, MC908QL4MDWE Datasheet - Page 55

IC MCU 8BIT 4K FLASH 16-SOIC

MC908QL4MDWE

Manufacturer Part Number
MC908QL4MDWE
Description
IC MCU 8BIT 4K FLASH 16-SOIC
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC908QL4MDWE

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
LIN (Local Interconnect Network)
Peripherals
LVD, POR, PWM
Number Of I /o
13
Program Memory Size
4KB (4K x 8)
Program Memory Type
FLASH
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 6x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
16-SOIC (0.300", 7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
3.8.4 ADC10 Clock Register (ADCLK)
This register selects the clock frequency for the ADC10 and the modes of operation.
ADLPC — ADC10 Low-Power Configuration Bit
ADIV[1:0] — ADC10 Clock Divider Bits
ADICLK — Input Clock Select Bit
MODE[1:0] — 10- or 8-Bit or Hardware Triggered Mode Selection
Freescale Semiconductor
ADLPC controls the speed and power configuration of the successive approximation converter. This
is used to optimize power consumption when higher sample rates are not required.
ADIV1 and ADIV0 select the divide ratio used by the ADC10 to generate the internal clock ADCK.
Table 3-3
If ACLKEN is clear, ADICLK selects either the bus clock or an alternate clock source as the input clock
source to generate the internal clock ADCK. If the alternate clock source is less than the minimum
clock speed, use the internally-generated bus clock as the clock source. As long as the internal clock
ADCK, which is equal to the selected input clock divided by ADIV, is at a frequency (f
the minimum and maximum clock speeds (considering ALPC), correct operation can be guaranteed.
These bits select 10- or 8-bit operation. The successive approximation converter generates a result
that is rounded to 8- or 10-bit value based on the mode selection. This rounding process sets the
transfer function to transition at the midpoint between the ideal code voltages, causing a quantization
error of ± 1/2
Reset returns 8-bit mode.
1 = Low-power configuration: The power is reduced at the expense of maximum clock speed.
0 = High-speed configuration
1 = The internal bus clock is selected as the input clock source
0 = The alternate clock source IS SELECTED
00 = 8-bit, right-justified, ADCSC software triggered mode enabled
01 = 10-bit, right-justified, ADCSC software triggered mode enabled
10 = Reserved
11 = 10-bit, right-justified, hardware triggered mode enabled
shows the available clock configurations.
Reset:
Read:
Write:
LSB
.
ADLPC
Bit 7
0
ADIV1
0
0
1
1
Figure 3-7. ADC10 Clock Register (ADCLK)
ADIV1
6
0
Table 3-3. ADC10 Clock Divide Ratio
ADIV0
0
1
0
1
MC68HC908QL4 Data Sheet, Rev. 8
ADIV0
5
0
Divide Ratio (ADIV)
ADICLK
0
4
1
2
4
8
MODE1
3
0
MODE0
Input clock ÷ 1
Input clock ÷ 2
Input clock ÷ 4
Input clock ÷ 8
2
0
Clock Rate
ADLSMP
1
0
ACLKEN
Bit 0
0
ADCK
) between
Registers
55

Related parts for MC908QL4MDWE