ATMEGA8535L-8JUR Atmel, ATMEGA8535L-8JUR Datasheet - Page 201

no-image

ATMEGA8535L-8JUR

Manufacturer Part Number
ATMEGA8535L-8JUR
Description
MCU AVR 8K FLASH 8MHZ 44PLCC
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheet

Specifications of ATMEGA8535L-8JUR

Core Processor
AVR
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
8KB (4K x 16)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA8535L-8JUR
Manufacturer:
Atmel
Quantity:
10 000
Combining Several TWI
Modes
Multi-master Systems
and Arbitration
2502K–AVR–10/06
In some cases, several TWI modes must be combined in order to complete the desired
action. Consider for example reading data from a serial EEPROM. Typically, such a
transfer involves the following steps:
1. The transfer must be initiated.
2. The EEPROM must be instructed what location should be read.
3. The reading must be performed.
4. The transfer must be finished.
Note that data is transmitted both from Master to Slave and vice versa. The Master must
instruct the Slave what location it wants to read, requiring the use of the MT mode. Sub-
sequently, data must be read from the Slave, implying the use of the MR mode. Thus,
the transfer direction must be changed. The Master must keep control of the bus during
all these steps, and the steps should be carried out as an atomical operation. If this prin-
ciple is violated in a multimaster system, another Master can alter the data pointer in the
EEPROM between steps 2 and 3, and the Master will read the wrong data location.
Such a change in transfer direction is accomplished by transmitting a REPEATED
START between the transmission of the address byte and reception of the data. After a
REPEATED START, the Master keeps ownership of the bus. The following figure shows
the flow in this transfer.
Figure 94. Combining Several TWI Modes to Access a Serial EEPROM
If Multiple Masters are connected to the same bus, transmissions may be initiated simul-
taneously by one or more of them. The TWI standard ensures that such situations are
handled in such a way that one of the masters will be allowed to proceed with the trans-
fer, and that no data will be lost in the process. An example of an arbitration situation is
depicted below, where two masters are trying to transmit data to a Slave Receiver.
Figure 95. An Arbitration Example
SDA
SCL
S
S = START
TRANSMITTER
Device 1
Transmitted from master to slave
SLA+W
MASTER
TRANSMITTER
A
Device 2
MASTER
Master Transmitter
ADDRESS
Device 3
RECEIVER
SLAVE
A
Rs = REPEATED START
Rs
Transmitted from slave to master
........
SLA+R
Device n
ATmega8535(L)
V
CC
A
Master Receiver
R1
DATA
R2
P = STOP
A
P
201

Related parts for ATMEGA8535L-8JUR