DSPIC33FJ64GS606T-I/PT Microchip Technology, DSPIC33FJ64GS606T-I/PT Datasheet - Page 191

MCU/DSP 16BIT 64KB FLASH 64TQFP

DSPIC33FJ64GS606T-I/PT

Manufacturer Part Number
DSPIC33FJ64GS606T-I/PT
Description
MCU/DSP 16BIT 64KB FLASH 64TQFP
Manufacturer
Microchip Technology
Series
dsPIC™ 33Fr
Datasheet

Specifications of DSPIC33FJ64GS606T-I/PT

Program Memory Type
FLASH
Program Memory Size
64KB (64K x 8)
Package / Case
64-TFQFP
Core Processor
dsPIC
Core Size
16-Bit
Speed
40 MIPs
Connectivity
CAN, I²C, IrDA, LIN, SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, QEI, POR, PWM, WDT
Number Of I /o
58
Ram Size
9K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 16x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Product
DSCs
Data Bus Width
16 bit
Processor Series
DSPIC33F
Core
dsPIC
Numeric And Arithmetic Format
Fixed-Point or Floating-Point
Instruction Set Architecture
Harvard
Device Million Instructions Per Second
40 MIPs
Maximum Clock Frequency
120 MHz
Number Of Programmable I/os
58
Data Ram Size
4 KB
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DM240001, DV164033
Interface Type
I2C, SPI, UART
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 16 Channel
On-chip Dac
10 bit, 4 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC33FJ64GS606T-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
FIGURE 9-2:
9.2
The auxiliary clock generation is used for a peripherals
that need to operate at a frequency unrelated to the
system clock such as a PWM or ADC.
The primary oscillator and internal FRC oscillator
sources can be used with an auxiliary PLL to obtain the
auxiliary clock. The auxiliary PLL has a fixed 16x
multiplication factor.
9.3
The reference clock output logic provides the user with
the ability to output a clock signal based on the system
clock or the crystal oscillator on a device pin. The user
application can specify a wide range of clock scaling
prior to outputting the reference clock.
 2010 Microchip Technology Inc.
Source (Crystal, External Clock
Note 1: This frequency range must be satisfied at all times.
Note:
Note:
or Internal RC)
dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610
Auxiliary Clock Generation
Reference Clock Generation
To achieve 1.04 ns PWM resolution, the
auxiliary clock must be set up for 120 MHz.
If the primary PLL is used as a source for
the auxiliary clock, then the primary PLL
should be configured up to a maximum
operation of 30 MIPS or less.
dsPIC33FJ32GS406/606/608/610 and dsPIC33FJ64GS406/606/608/610 PLL
BLOCK DIAGRAM
Divide by
PLLPRE
2-33
N1
0.8-8.0 MHz
Here
Preliminary
(1)
X
Divide by
PLLDIV
2-513
VCO
M
100-200 MHz
Here
F
VCO
(1)
PLLPOST
Divide by
2, 4, 8
N2
12.5-80 MHz
DS70591C-page 191
Here
(1)
F
OSC

Related parts for DSPIC33FJ64GS606T-I/PT