PIC16C925-I/PT Microchip Technology, PIC16C925-I/PT Datasheet - Page 70

IC MCU OTP 4KX14 LCD DVR 64TQFP

PIC16C925-I/PT

Manufacturer Part Number
PIC16C925-I/PT
Description
IC MCU OTP 4KX14 LCD DVR 64TQFP
Manufacturer
Microchip Technology
Series
PIC® 16Cr

Specifications of PIC16C925-I/PT

Core Size
8-Bit
Program Memory Size
7KB (4K x 14)
Core Processor
PIC
Speed
20MHz
Connectivity
I²C, SPI
Peripherals
Brown-out Detect/Reset, LCD, POR, PWM, WDT
Number Of I /o
25
Program Memory Type
OTP
Ram Size
176 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Data Converters
A/D 5x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TFQFP
Controller Family/series
PIC16C
No. Of I/o's
25
Ram Memory Size
176Byte
Cpu Speed
20MHz
No. Of Timers
3
No. Of Pwm Channels
1
Embedded Interface Type
I2C, SPI
Rohs Compliant
Yes
Processor Series
PIC16C
Core
PIC
Data Bus Width
8 bit
Data Ram Size
176 B
Interface Type
I2C, SPI
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
25
Number Of Timers
3
Operating Supply Voltage
2.5 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
ICE2000
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 5 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DVA16PQ640 - ADAPTER DEVICE FOR MPLAB-ICEAC164023 - MODULE SKT PROMATEII 68TQFP
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
PIC16C925I/PT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16C925-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
PIC16C925/926
9.2.4
The I
one master. This is called multi-master. When two or
more masters try to transfer data at the same time,
arbitration and synchronization occur.
9.2.4.1
Arbitration takes place on the SDA line, while the SCL
line is high. The master, which transmits a high when
the other master transmits a low, loses arbitration
(Figure 9-14) and turns off its data output stage. A mas-
ter, which lost arbitration can generate clock pulses
until the end of the data byte where it lost arbitration.
When the master devices are addressing the same
device, arbitration continues into the data.
FIGURE 9-14:
Masters that also incorporate the slave function and
have lost arbitration, must immediately switch over to
Slave-Receiver mode. This is because the winning
master-transmitter may be addressing it.
Arbitration is not allowed between:
• A Repeated START condition
• A STOP condition and a data bit
• A Repeated START condition and a STOP
Care needs to be taken to ensure that these conditions
do not occur.
DS39544A-page 68
condition
DATA 2
SDA
SCL
DATA 1
2
C protocol allows a system to have more than
MULTI-MASTER
Arbitration
MULTI-MASTER
ARBITRATION
(TWO MASTERS)
Transmitter 1 Loses Arbitration
DATA 1 SDA
Preliminary
9.2.4.2
Clock synchronization occurs after the devices have
started arbitration. This is performed using a
wired-AND connection to the SCL line. A high to low
transition on the SCL line causes the concerned
devices to start counting off their low period. Once a
device clock has gone low, it will hold the SCL line low
until its SCL high state is reached. The low to high tran-
sition of this clock may not change the state of the SCL
line, if another device clock is still within its low period.
The SCL line is held low by the device with the longest
low period. Devices with shorter low periods enter a
high wait state, until the SCL line comes high. When the
SCL line comes high, all devices start counting off their
high periods. The first device to complete its high
period will pull the SCL line low. The SCL line high time
is determined by the device with the shortest high
period, Figure 9-15.
FIGURE 9-15:
SCL
CLK
CLK
1
2
Clock Synchronization
Counter
Reset
CLOCK
SYNCHRONIZATION
State
Wait
2001 Microchip Technology Inc.
Start Counting
HIGH Period

Related parts for PIC16C925-I/PT