MC68HC11K1CFUE3 Freescale Semiconductor, MC68HC11K1CFUE3 Datasheet - Page 195

MCU 8-BIT 768 RAM 3MHZ 80-QFP

MC68HC11K1CFUE3

Manufacturer Part Number
MC68HC11K1CFUE3
Description
MCU 8-BIT 768 RAM 3MHZ 80-QFP
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheets

Specifications of MC68HC11K1CFUE3

Core Processor
HC11
Core Size
8-Bit
Speed
3MHz
Connectivity
SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
37
Program Memory Type
ROMless
Eeprom Size
640 x 8
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Data Bus Width
8 bit
Data Ram Size
768 B
Interface Type
SCI, SPI
Maximum Clock Frequency
4 MHz
Number Of Programmable I/os
37
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC11K1CFUE3
Manufacturer:
FREESCALE
Quantity:
8 831
Part Number:
MC68HC11K1CFUE3
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
9.5.5 Timer Control 2 Register
M68HC11K Family
MOTOROLA
Address: $0021
I4/O5I — Input Capture 4 or Output Compare 5 Interrupt Enable Bit
EDGx[B:A] — Input Capture Edge Control Bits
Reset:
Read:
Write:
If I4/O5I is set when IC4 is enabled and the I4/O5F flag bit is set, a
hardware interrupt sequence is requested.
These bit pairs determine the edge polarities on the input capture pins
that trigger the corresponding input capture functions. Each of the
input capture functions can be independently configured to detect
rising edges only, falling edges only, any edge (rising or falling), or to
disable the input capture function. The input capture functions
operate independently of each other and can capture the same TCNT
value if the input edges are detected within the same timer count
cycle.
Each EDGx bit pair is cleared (IC function disabled) by reset and must
be encoded according to the values in
corresponding input capture edge detector circuit. IC4 functions only
if the I4/O5 bit in the PACTL register is set.
Freescale Semiconductor, Inc.
For More Information On This Product,
EDG4B
Bit 7
EDGxB
0
Figure 9-12. Timer Control 2 Register (TCTL2)
0
0
1
1
Go to: www.freescale.com
EDG4A
Table 9-3. Input Capture Edge Selection
Timing System
6
0
EDG1B
5
0
EDGxA
0
1
0
1
EDG1A
4
0
EDG2B
Table 9-3
Capture disabled
Capture on rising edges only
Capture on falling edges only
Capture on any edge
3
0
EDG2A
ICx Configuration
2
0
to configure the
Input Capture (IC)
EDG3B
1
0
Timing System
Technical Data
EDG3A
Bit 0
0
195

Related parts for MC68HC11K1CFUE3