PC28F128P30B85A NUMONYX, PC28F128P30B85A Datasheet - Page 22

IC FLASH 128MBIT 85NS 64EZBGA

PC28F128P30B85A

Manufacturer Part Number
PC28F128P30B85A
Description
IC FLASH 128MBIT 85NS 64EZBGA
Manufacturer
NUMONYX
Series
StrataFlash™r
Datasheet

Specifications of PC28F128P30B85A

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
128M (8Mx16)
Speed
85ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 2 V
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
873877
873877
PC28F128P30B85
PC28F128P30B85 873877

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PC28F128P30B85A
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
PC28F128P30B85A
Manufacturer:
MICRON/美光
Quantity:
20 000
5.0
Table 10: Bus Operations Summary
5.1
5.2
Note:
5.3
Datasheet
22
Read
Write
Output Disable
Standby
Reset
Notes:
1.
2.
3.
Bus Operation
Asynchronous
Synchronous
Refer to the
operation.
X = Don’t Care (H or L).
RST# must be at V
not be attempted.
Write operations with invalid V
Bus Operations
CE# low and RST# high enable device read operations. The device internally decodes
upper address inputs to determine the accessed block. ADV# low opens the internal
address latches. OE# low activates the outputs and gates selected data onto the I/O
bus.
In asynchronous mode, the address is latched when ADV# goes high or continuously
flows through if ADV# is held low. In synchronous mode, the address is latched by the
first of either the rising ADV# edge or the next valid CLK edge with ADV# low (WE#
and RST# must be V
Bus cycles to/from the P30 device conform to standard microprocessor bus operations.
Table 10
the device control signal inputs.
Reads
To perform a read operation, RST# and WE# must be deasserted while CE# and OE#
are asserted. CE# is the device-select control. When asserted, it enables the flash
memory device. OE# is the data-output control. When asserted, the addressed flash
memory data is driven onto the I/O bus.
Writes
To perform a write operation, both CE# and WE# are asserted while RST# and OE# are
deasserted. During a write operation, address and data are latched on the rising edge
of WE# or CE#, whichever occurs first.
shows the bus cycle sequence for each of the supported device commands, while
Table 11, “Command Codes and Definitions” on page 24
Section 15.0, “AC Characteristics” on page 55
Output Disable
When OE# is deasserted, device outputs DQ[15:0] are disabled and placed in a high-
impedance (High-Z) state, WAIT is also placed in High-Z.
Table 12, “Command Bus Cycles” on page 26
RST#
SS
V
V
V
V
V
summarizes the bus operations and the logic levels that must be applied to
V
IH
IH
IH
IH
IH
IL
± 0.2 V to meet the maximum specified power-down current.
Running
CLK
X
X
X
X
X
IH
; CE# must be V
CC
ADV#
X
X
X
L
L
L
and/or V
CE#
H
X
L
L
L
L
PP
voltages can produce spurious results and should
IL
Table 12, “Command Bus Cycles” on page 26
).
OE#
H
H
X
X
L
L
for signal-timing details.
for valid DQ[15:0] during a write
WE#
H
H
H
X
X
L
describes each command. See
Deasserted
High-Z
High-Z
High-Z
High-Z
Driven
WAIT
DQ[15:0
Output
Output
High-Z
High-Z
High-Z
Input
]
August 2008
306666-12
Notes
2,3
1
2
2
P30

Related parts for PC28F128P30B85A