PC28F128P30B85A NUMONYX, PC28F128P30B85A Datasheet - Page 59

IC FLASH 128MBIT 85NS 64EZBGA

PC28F128P30B85A

Manufacturer Part Number
PC28F128P30B85A
Description
IC FLASH 128MBIT 85NS 64EZBGA
Manufacturer
NUMONYX
Series
StrataFlash™r
Datasheet

Specifications of PC28F128P30B85A

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
128M (8Mx16)
Speed
85ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 2 V
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
873877
873877
PC28F128P30B85
PC28F128P30B85 873877

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PC28F128P30B85A
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
PC28F128P30B85A
Manufacturer:
MICRON/美光
Quantity:
20 000
P30
Table 31: AC Read Specifications for 256/512-Mbit Densities (Sheet 3 of 3)
Table 32: AC Read Specification differences for 65nm
August 2008
Order Number: 306666-12
R301
R302
R303
R304
R305
R306
R307
R311
R312
Notes:
1.
2.
3.
4.
5.
6.
7.
Asynchronous Specifications
Notes:
1.
2.
Num
Num
R103
R1
R2
R3
See
allowable input slew rate.
OE# may be delayed by up to t
Sampled, not 100% tested.
Address hold in synchronous burst mode is t
Please see the latest P30 Spec Update for synchronous burst operation with the TSOP package .
Synchronous read mode is not supported with TTL level inputs.
Applies only to subsequent synchronous reads.
See
max allowable input slew rate.
This is the recommended specification for all new designs supporting both 130nm and 65nm lithos, or for new designs
that will use the 65nm lithography.
t
t
t
t
t
t
t
t
t
ADV# low to output valid
AVCH/L
VLCH/L
ELCH/L
CHQV / tCLQV
CHQX
CHAX
CHTV
CHVL
CHTX
Figure 18, “AC Input/Output Reference Waveform” on page 55
Figure 18, “AC Input/Output Reference Waveform” on page 55
Symbol
Symbol
t
t
t
AVAV
AVQV
ELQV
Address setup to CLK
ADV# low setup to CLK
CE# low setup to CLK
CLK to output valid
Output hold from CLK
Address hold from CLK
CLK to WAIT valid
CLK Valid to ADV# Setup
WAIT Hold from CLK
Read cycle time
Address to output valid
CE# low to output valid
t
VLQV
Parameter
ELQV
– t
GLQV
Parameter
after CE#’s falling edge without impact to t
CHAX
or t
VHAX
, whichever timing specification is satisfied first.
Speed
TSOP
TSOP
TSOP
TSOP
Min
100
110
Min
-
-
-
10
9
9
9
3
3
3
-
-
for timing measurements and max
for timing measurements and
ELQV.
Max
100
110
100
110
100
110
Max
-
17
17
-
-
-
-
-
-
-
Unit
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Notes
Datasheet
Notes
1,2
1,4,7
2
2
2
2
2
2
2
1,7
1,7
1,7
1
1
59

Related parts for PC28F128P30B85A