DP83848I-MAU-EK/NOPB National Semiconductor, DP83848I-MAU-EK/NOPB Datasheet - Page 12

no-image

DP83848I-MAU-EK/NOPB

Manufacturer Part Number
DP83848I-MAU-EK/NOPB
Description
EVAL BOARD PHYTER IND TEMP
Manufacturer
National Semiconductor
Datasheet

Specifications of DP83848I-MAU-EK/NOPB

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
www.national.com
1.5 JTAG Interface
1.6 Reset and Power Down
1.7 Strap Options
The DP83848I uses many of the functional pins as strap
options. The values of these pins are sampled during reset
and used to strap the device into specific modes of opera-
tion. The strap option pin assignments are defined below.
The functional pin name is indicated in parentheses.
TCK
TDI
TDO
TMS
TRST#
RESET_N
PWR_DOWN/INT
PHYAD0 (COL)
PHYAD1 (RXD_0)
PHYAD2 (RXD_1)
PHYAD3 (RXD_2)
PHYAD4 (RXD_3)
Signal Name
Signal Name
Signal Name
I, OD, PU
S, O, PU
S, O, PD
Type
Type
Type
I, PU
I, PU
I, PU
I, PU
I, PU
O
Pin #
Pin #
Pin #
12
10
11
29
42
43
44
45
46
8
9
7
TEST CLOCK
This pin has a weak internal pullup.
TEST DATA INPUT
This pin has a weak internal pullup.
TEST OUTPUT
TEST MODE SELECT
This pin has a weak internal pullup.
TEST RESET: Active low asynchronous test reset.
This pin has a weak internal pullup.
RESET: Active Low input that initializes or re-initializes the
DP83848I. Asserting this pin low for at least 1 s will force a reset
process to occur. All internal registers will re-initialize to their de-
fault states as specified for each bit in the Register Block section.
All strap options are re-initialized as well.
See Section 5.5 for detailed description.
The default function of this pin is POWER DOWN.
POWER DOWN: The pin is an active low input in this mode and
should be asserted low to put the device in a Power Down mode.
INTERRUPT: The pin is an open drain output in this mode and will
be asserted low when an interrupt condition occurs. Although the
pin has a weak internal pull-up, some applications may require an
external pull-up resister. Register access is required for the pin to
be used as an interrupt mechanism. See Section 5.5.2 Interrupt
Mechanism for more details on the interrupt mechanisms.
PHY ADDRESS [4:0]: The DP83848I provides five PHY address
pins, the state of which are latched into the PHYCTRL register at
system Hardware-Reset.
The DP83848I supports PHY Address strapping values 0
(<00000>) through 31 (<11111>). A PHY Address of 0 puts the
part into the MII Isolate Mode. The MII isolate mode must be se-
lected by strapping Phy Address 0; changing to Address 0 by reg-
ister write will not put the Phy in the MII isolate mode. Please refer
to section 2.3 for additional information.
PHYAD0 pin has weak internal pull-up resistor.
PHYAD[4:1] pins have weak internal pull-down resistors.
12
A 2.2 k resistor should be used for pull-down or pull-up to
change the default strap option. If the default option is
required, then there is no need for external pull-up or pull
down resistors. Since these pins may have alternate func-
tions after reset is deasserted, they should not be con-
nected directly to VCC or GND.
Description
Description
Description

Related parts for DP83848I-MAU-EK/NOPB