CS4202-JQZR Cirrus Logic Inc, CS4202-JQZR Datasheet - Page 17

no-image

CS4202-JQZR

Manufacturer Part Number
CS4202-JQZR
Description
IC AC97 W/Headphone Amplifier
Manufacturer
Cirrus Logic Inc
Type
Audio Codec '97r
Datasheet

Specifications of CS4202-JQZR

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
1 / 1
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
90 / 90
Voltage - Supply, Analog
4.75 V ~ 5.25 V
Voltage - Supply, Digital
4.75 V ~ 5.25 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-TQFP, 48-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4202-JQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
3.1.3 Command Data Port (Slot 2)
WD[15:0]
NOTE:
3.1.4 PCM Playback Data (Slots 3-4,6-11)
PD[19:0]
3.1.5 GPIO Pin Control (Slot12)
GPIO[4:0]
DS549PP2
Bit 19
WD15 WD14 WD13 WD12 WD11 WD10 WD9 WD8 WD7 WD6 WD5 WD4 WD3 WD2 WD1 WD0
Bit 19 18
Bit 19
PD19 PD18 PD17 PD16 PD15 PD14 PD13 PD12 PD11 PD10 PD9 PD8 PD7 PD6 PD5 PD4 PD3 PD2 PD1 PD0
18
18
17
17
17
16
16
16
Not Implemented
cess is a read, this slot is ignored.
that when the Slot 1 Valid bit in output Slot 0 is ‘set’, the Slot 2 Valid bit in output Slot 0 should
always be ‘set’ during the same audio frame. No write access may be split across 2 frames.
the left and right DACs, serial data ports, and/or the S/PDIF transmitter. Table 8 on page 30
lists a cross reference for each function and its respective slot. The mapping of a given slot
to the DAC, serial data port, or S/PDIF transmitter is determined by the state of the DSA[1:0]
bits in the Extended Audio ID Register (Index 28h) and the SPSA[1:0] bits in the Extended
Audio Status/Control Register (Index 2Ah).
GPIO Pin Control. The GPIO[4:0] bits control the CS4202 GPIO pins configured as outputs.
Write accesses using GPIO pin control bits configured as outputs will be reflected on the
GPIO pin output on the next AC-link frame. Write accesses using GPIO pin control bits con-
figured as inputs will have no effect and are ignored. If the GPOC bit in the Misc. Crystal Con-
trol Register (Index 60h) is ‘set’, the bits in output Slot 12 are ignored and GPIO pins
configured as outputs are controlled through the GPIO Pin Status Register (Index 54h).
Write Data. The WD[15:0] bits contain the 16-bit value to be written to the register. If an ac-
For any write to an AC ’97 register, the write is defined to be an ‘atomic’ access. This means
Playback Data. The PD[19:0] bits contain the 20-bit PCM (2’s complement) playback data for
15
15
15
14
14
14
13
13
13
12
12
11
12
11
10
11
10
9
10
GPIO4 GPIO3 GPIO2 GPIO1 GPIO0
9
8
9
8
7
8
7
6
7
6
5
6
5
5
4
4
4
3
3
Reserved
3
2
2
CS4202
Reserved
2
1
1
1
0
0
0
17

Related parts for CS4202-JQZR