EVAL-ADUC7060QSPZ Analog Devices Inc, EVAL-ADUC7060QSPZ Datasheet - Page 29

no-image

EVAL-ADUC7060QSPZ

Manufacturer Part Number
EVAL-ADUC7060QSPZ
Description
Quick Start Development System
Manufacturer
Analog Devices Inc
Series
QuickStart™ PLUS Kitr
Type
MCU, ARM7r
Datasheet

Specifications of EVAL-ADUC7060QSPZ

Contents
Evaluation Board, Power Supply, Cable, Software, Emulator and Documentation
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
ADuC7060
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q5189809
RESET
There are four kinds of reset: external reset, power-on-reset,
watchdog reset, and software reset. The RSTSTA register
indicates the source of the last reset and can be written by user
code to initiate a software reset event.
The bits in this register can be cleared to 0 by writing to the
RSTCLR MMR at 0xFFFF0234. The bit designations in
RSTCLR mirror those of RSTSTA. These registers can be used
during a reset exception service routine to identify the source of
the reset. The implications of all four kinds of reset events are
tabulated in Table 29.
RSTSTA Register
Name:
Address:
Default value:
Access:
Function:
Table 29. Device Reset Implications
RESET
POR
Watchdog
Software
External Pin
Reset
External Pins to
Default State
Yes
Yes
Yes
Yes
RSTSTA
0xFFFF0230
Depends on type of reset
Read and write
This 8-bit register indicates the source of the
last reset event and can be written by user code
to initiate a software reset.
Kernel
Executed
Yes
Yes
Yes
Yes
Reset All
External MMRs
(Excluding RSTSTA)
Yes
Yes
Yes
Yes
Rev. 0 | Page 29 of 100
RSTCLR Register
Name:
Address:
Access:
Function:
Table 28. RSTSTA/RSTCLR MMR Bit Designations
Bit
7 to 4
3
2
1
0
1
Peripherals
Reset
Yes
Yes
Yes
Yes
clear this bit generates a software reset.
If the software reset bit in RSTSTA is set, any write to RSTCLR that does not
RSTCLR
0xFFFF0234
Write only
This 8-bit write only register clears the corres-
ponding bit in RSTSTA.
Description
Not used. These bits are not used and always
read as 0.
External reset.
Automatically set to 1 when an external reset
occurs.
This bit is cleared by setting the corresponding bit
in RSTCLR.
Software reset.
This bit is set to 1 by user code to generate a soft-
ware reset.
This bit is cleared by setting the corresponding bit
in RSTCLR.
Watchdog timeout.
Automatically set to 1 when a watchdog timeout
occurs.
Cleared by setting the corresponding bit in RSTCLR.
Power-on reset.
Automatically set when a power-on-reset occurs.
Cleared by setting the corresponding bit in RSTCLR.
Watchdog
Timer Reset
Yes
No
No
No
1
RAM
Valid
Yes/No
Yes
Yes
Yes
RSTSTA
(Status After
Reset Event)
RSTSTA[0] = 1
RSTSTA[1] = 1
RSTSTA[2] = 1
RSTSTA[3] = 1
ADuC7060

Related parts for EVAL-ADUC7060QSPZ