SI5310-BMR Silicon Laboratories Inc, SI5310-BMR Datasheet - Page 16

Clock Generators & Support Products Multiplier/Regenratr 155MHz 622MHz

SI5310-BMR

Manufacturer Part Number
SI5310-BMR
Description
Clock Generators & Support Products Multiplier/Regenratr 155MHz 622MHz
Manufacturer
Silicon Laboratories Inc
Type
Precision Clock Multiplier/ Regenerator ICr
Datasheet

Specifications of SI5310-BMR

Mounting Style
SMD/SMT
Description/function
Precision Clock Multiplier/ Regenerator IC
Package / Case
MLP-20
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Si5310
4.11. Bias Generation Circuitry
The Si5310 makes use of an external resistor to set
internal bias currents. The external resistor allows
precise generation of bias currents which significantly
reduces power consumption compared with traditional
implementations that use an internal resistor. The bias
generation circuitry requires a 10 kΩ (1%) resistor
connected between REXT and GND.
4.12. Differential Input Circuitry
The Si5310 provides differential inputs for both the input
clock (CLKIN) and the reference clock (REFCLK)
inputs. An example termination for these inputs is
shown in Figure 6. In applications where direct dc
16
−1
−2
−3
−4
−5
−6
−7
−8
−9
0
MULTSEL = 0 (MULTOUT = 600–668 MHz)
10
Figure 4. PLL Jitter Transfer Functions,
3
CLKIN=39MHz
10
4
10
5
CLKIN=622MHz
10
6
Rev. 1.3
coupling is possible, the 0.1 μF capacitors may be
omitted. The CLKIN and REFCLK input amplifiers
require input signals with minimum differential peak-to-
peak voltages as specified in Table 2 on page 6.
4.13. Differential Output Circuitry
The Si5310 utilizes a current mode logic (CML)
architecture to output both the regenerated clock
(CLKOUT) and the multiplied clock (MULTOUT). An
example of output termination with ac coupling is shown
in Figure 10. For applications in which direct dc coupling
is possible, the 0.1 μF capacitors may be omitted. The
differential peak-to-peak voltage swing of the CML is
listed in Table 2 on page 6.
−1
−2
−3
−4
−5
−6
−7
−8
−9
MULTSEL = 1 (MULTOUT = 150–167 MHz)
0
Figure 5. PLL Jitter Transfer Functions,
10
3
CLKIN=9.7MHz
10
4
10
5
CLKIN=155MHz
10
6

Related parts for SI5310-BMR