MT48LC4M16A2P-75:G Micron Technology Inc, MT48LC4M16A2P-75:G Datasheet - Page 35

no-image

MT48LC4M16A2P-75:G

Manufacturer Part Number
MT48LC4M16A2P-75:G
Description
DRAM Chip SDRAM 64M-Bit 4Mx16 3.3V 54-Pin TSOP-II Tray
Manufacturer
Micron Technology Inc
Type
SDRAMr
Series
-r
Datasheet

Specifications of MT48LC4M16A2P-75:G

Density
64 Mb
Maximum Clock Rate
133 MHz
Package
54TSOP-II
Address Bus Width
14 Bit
Operating Supply Voltage
3.3 V
Maximum Random Access Time
6|5.4 ns
Operating Temperature
0 to 70 °C
Organization
4Mx16
Address Bus
14b
Access Time (max)
6/5.4ns
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
140mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Format - Memory
RAM
Memory Type
SDRAM
Memory Size
64M (4M x 16)
Speed
133MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Package / Case
54-TSOP (0.400", 10.16mm Width)
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48LC4M16A2P-75:G
Manufacturer:
MicronTechno
Quantity:
297
Part Number:
MT48LC4M16A2P-75:G
Manufacturer:
MICRON32
Quantity:
100
Part Number:
MT48LC4M16A2P-75:G
Manufacturer:
MICRON
Quantity:
1 000
Part Number:
MT48LC4M16A2P-75:G
Manufacturer:
MICRON
Quantity:
8 000
Part Number:
MT48LC4M16A2P-75:G
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
MT48LC4M16A2P-75:G
Quantity:
62
Figure 26:
Clock Suspend
Burst Read/Single Write
PDF: 09005aef80725c0b/Source: 09005aef806fc13c
64MSDRAM_2.fm - Rev. N 12/08 EN
Power-Down
COMMAND
The clock suspend mode occurs when a column access/burst is in progress and CKE is
registered LOW. In the clock suspend mode, the internal clock is deactivated, “freezing”
the synchronous logic.
For each positive clock edge on which CKE is sampled LOW, the next internal positive
clock edge is suspended. Any command or data present on the input pins at the time of a
suspended internal clock edge is ignored; any data present on the DQ pins remains
driven; and burst counters are not incremented, as long as the clock is suspended. (See
examples in Figures 27 and 28 on page 36.)
Clock suspend mode is exited by registering CKE HIGH; the internal clock and related
operation will resume on the subsequent positive clock edge.
The burst read/single write mode is entered by programming the write burst mode bit
(M9) in the mode register to a logic 1. In this mode, all WRITE commands result in the
access of a single column location (burst of one), regardless of the programmed burst
length. READ commands access columns according to the programmed burst length
and sequence, just as in the normal mode of operation (M9 = 0).
CKE
CLK
All banks idle
Enter power-down mode.
t CKS
NOP
Input buffers gated off
35
(
(
(
(
)
(
)
)
)
)
(
(
(
(
)
(
)
)
)
)
Exit power-down mode.
Micron Technology, Inc., reserves the right to change products or specifications without notice.
> t CKS
NOP
64Mb: x4, x8, x16 SDRAM
DON’T CARE
©2000 Micron Technology, Inc. All rights reserved.
ACTIVE
t RCD
t RAS
t RC
Commands

Related parts for MT48LC4M16A2P-75:G