LU82551IT 860607 Intel, LU82551IT 860607 Datasheet - Page 49

no-image

LU82551IT 860607

Manufacturer Part Number
LU82551IT 860607
Description
Manufacturer
Intel
Datasheet

Specifications of LU82551IT 860607

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
196
Lead Free Status / RoHS Status
Compliant
7.1.3
Datasheet
Figure 15. PCI Status Register
Table 14. PCI Status Register Bits
Note: Bits 21, 22, 26, and 27 are set to 0b and bits 20, 23, and 25 are set to 1b. The PCI Status register bits
PCI Status Register
The 82551IT Status register is used to record status information for PCI bus related events. The
format of this register is shown in the figure below.
are described in
31
30
29
28
27
26:25
Bits
Detected Parity Error
Signaled System Error
Received Master Abort
Received Target Abort
Signaled Target Abort
Devsel Timing
Parity Error Detected
Fast Back To Back (target)
Capabilities List
Detected Parity Error
Signaled System Error
Received Master
Abort
Received Target Abort
Signaled Target Abort
DEVSEL# Timing
Table
Name
14.
31
30
This bit indicates whether a parity error is detected. This bit must be set by
the device when it detects a parity error, even if parity error handling is
disabled (as controlled by the Parity Error Response bit in the PCI
Command register, bit 6). In the 82551IT, the initial value of the Detected
Parity Error bit is 0b. This bit is set until cleared by writing a 1b.
This bit indicates when the device has asserted SERR#. In the 82551IT,
the initial value of the Signaled System Error bit is 0b. This bit is set until
cleared by writing a 1b.
This bit indicates whether or not a master abort has occurred. This bit must
be set by the master device when its transaction is terminated with a
master abort. In the 82551IT, the initial value of the Received Master Abort
bit is 0b. This bit is set until cleared by writing a 1b.
This bit indicates that the master has received the target abort. This bit
must be set by the master device when its transaction is terminated by a
target abort. In the 82551IT, the initial value of the Received Target Abort
bit is 0b. This bit is set until cleared by writing a 1b.
This bit indicates whether a transaction was terminated by a target abort.
This bit must be set by the target device when it terminates a transaction
with target abort. In the 82551IT, this bit is always set to 0b.
These two bits indicate the timing of DEVSEL#:
00b - Fast
01b - Medium
10b - Slow
11b - Reserved
In the 82551IT, these bits are always set to 1b, medium.
29
28
27
0 0
26
0
25
0
1
24
23
1
Description
22
0
21
0
Networking Silicon — 82551IT
20
1
19
Reserved
16
43

Related parts for LU82551IT 860607