PIC24FJ32GA102-E/SS Microchip Technology, PIC24FJ32GA102-E/SS Datasheet - Page 246

16-bit, 16 MIPS, 32KB Flash, 8KB RAM, Nanowatt XLP 28 SSOP .209in TUBE

PIC24FJ32GA102-E/SS

Manufacturer Part Number
PIC24FJ32GA102-E/SS
Description
16-bit, 16 MIPS, 32KB Flash, 8KB RAM, Nanowatt XLP 28 SSOP .209in TUBE
Manufacturer
Microchip Technology
Series
PIC® XLP™ 24Fr
Datasheet

Specifications of PIC24FJ32GA102-E/SS

Processor Series
PIC24
Core
PIC24F
Data Bus Width
16 bit
Program Memory Type
Flash
Program Memory Size
32 KB
Data Ram Size
8192 B
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
21
Number Of Timers
5
Operating Supply Voltage
2 V to 3.6 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Package / Case
SSOP-28
Development Tools By Supplier
MPLAB Integrated Development Environment
Minimum Operating Temperature
- 40 C
Operating Temperature Range
- 40 C to + 125 C
Supply Current (max)
300 mA
Core Processor
PIC
Core Size
16-Bit
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
21
Eeprom Size
-
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Lead Free Status / Rohs Status
 Details
PIC24FJ64GA104 FAMILY
25.2
All PIC24FJ64GA104 family devices power their core
digital logic at a nominal 2.5V. This may create an issue
for designs that are required to operate at a higher
typical voltage, such as 3.3V. To simplify system
design, all devices in the PIC24FJ64GA104 family
incorporate an on-chip regulator that allows the device
to run its core logic from V
The regulator is controlled by the DISVREG pin. Tying V
to the pin enables the regulator, which in turn, provides
power to the core from the other V
ulator is enabled, a low-ESR capacitor (such as ceramic)
must
(Figure 25-1). This helps to maintain the stability of the
regulator. The recommended value for the Filter Capacitor
(C
If DISVREG is tied to V
this case, separate power for the core logic, at a nomi-
nal 2.5V, must be supplied to the device on the
V
levels, typically 3.3V. Alternatively, the V
and V
nominal voltage. Refer to Figure 25-1 for possible
configurations.
25.2.1
When it is enabled, the on-chip regulator provides a
constant voltage of 2.5V nominal to the digital core
logic.
The regulator can provide this level from a V
2.5V, all the way up to the device’s V
have the capability to boost V
order to prevent “brown-out” conditions when the volt-
age drops too low for the regulator, the regulator enters
Tracking mode. In Tracking mode, the regulator output
follows V
When the device enters Tracking mode, it is no longer
possible to operate at full speed. To provide information
about when the device enters Tracking mode, the
on-chip regulator includes a simple, Low-Voltage
Detect circuit. When V
ating voltage, the circuit sets the Low-Voltage Detect
Interrupt Flag, LVDIF (IFS4<8>). This can be used to
generate an interrupt and put the application into a
Low-Power Operational mode or trigger an orderly
shutdown.
Low-Voltage Detection is only available when the
regulator is enabled.
DS39951C-page 246
DDCORE
EFC
) is provided in Section 28.1 “DC Characteristics”.
DD
be
On-Chip Voltage Regulator
pins can be tied together to operate at a lower
DD
/V
CAP
VOLTAGE REGULATOR TRACKING
MODE AND LOW-VOLTAGE
DETECTION
connected
with a typical voltage drop of 100 mV.
pin to run the I/O pins at higher voltage
DD
DD
to
, the regulator is disabled. In
drops below full-speed oper-
DD
.
the
DD
DD
levels below 2.5V. In
V
pins. When the reg-
DDCORE
DDMAX
DDCORE
. It does not
DD
/V
CAP
of about
/V
CAP
pin
SS
determined by the setting of the PMSLP bit (RCON<8>)
FIGURE 25-1:
25.2.2
When the voltage regulator is enabled, it takes approxi-
mately 10 s for it to generate output. During this time,
designated as T
applied every time the device resumes operation after
any power-down, including Sleep mode. T
and the WUTSEL Configuration bits (CW3<11:10>).
If the regulator is disabled, a separate Power-up Timer
(PWRT) is automatically enabled. The PWRT adds a
fixed delay of 64 ms nominal delay at device start-up
(POR or BOR only).
Note 1:
Note:
Regulator Disabled (DISVREG tied to V
Regulator Disabled (V
Regulator Enabled (DISVREG tied to V
(10 F typ)
2.5V
2.5V
C
EFC
ON-CHIP REGULATOR AND POR
For
Section 28.0 “Electrical Characteristics”.
(1)
(1)
These are typical operating voltages. Refer
to Section 28.1 “DC Characteristics” for
the full operating ranges of V
V
DDCORE
PM
3.3V
3.3V
more
, code execution is disabled. T
.
(1)
CONNECTIONS FOR THE
ON-CHIP REGULATOR
 2010 Microchip Technology Inc.
information
V
DISVREG
V
V
DD
V
DISVREG
V
V
DD
DDCORE
SS
V
DISVREG
V
V
PIC24FJ64GA104
PIC24FJ64GA104
DD
DDCORE
SS
PIC24FJ64GA104
DD
DDCORE
SS
tied to V
/V
/V
/V
CAP
CAP
DDCORE
CAP
DD
on
and
SS
DD
T
):
):
PM
):
,
PM
PM
see
is
is

Related parts for PIC24FJ32GA102-E/SS