ADV7172KST Analog Devices Inc, ADV7172KST Datasheet - Page 35

ADV7172KST

Manufacturer Part Number
ADV7172KST
Description
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADV7172KST

Number Of Dac's
6
Adc/dac Resolution
10b
Screening Level
Commercial
Package Type
LQFP
Pin Count
48
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7172KST
Manufacturer:
SUN
Quantity:
5 000
Part Number:
ADV7172KST
Manufacturer:
ADI
Quantity:
850
Part Number:
ADV7172KST
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADV7172KSTZ
Manufacturer:
AD
Quantity:
80
Part Number:
ADV7172KSTZ
Manufacturer:
AD
Quantity:
1 000
Part Number:
ADV7172KSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADV7172KSTZ-REEL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
TIMING REGISTER 1 (TR17–TR10)
(Address (SR4–SR0) = 0BH)
Timing Register 1 is an 8-bit-wide register.
Figure 53 shows the various operations under the control of
Timing Register 1. This register can be read from as well writ-
ten to. This register can be used to adjust the width and position
of the master mode timing signals.
TR1 BIT DESCRIPTION
HSYNC Width (TR11–TR10)
These bits adjust the HSYNC pulsewidth.
HSYNC to FIELD/VSYNC Delay (TR13–TR12)
These bits adjust the position of the HSYNC output relative to
the FIELD/VSYNC output.
TIMING MODE 1 (MASTER/PAL)
TR17 TR16
0
0
1
1
FIELD/VSYNC
HSYNC TO PIXEL
DATA ADJUST
0
1
0
1
HSYNC
TR17
0
1
2
3
T
T
T
T
PCLK
PCLK
PCLK
PCLK
TR16
T
LINE 1
B
TR15 TR14
T
TR15 TR14
A
0
0
1
1
RISING EDGE DELAY
x
x
HSYNC TO FIELD
(MODE 1 ONLY)
(MODE 2 ONLY)
VSYNC WIDTH
TR15
0
1
0
1
0
1
1
4
16
128
T
T
B
B
+ 32 s
T
T
T
TR14
T
PCLK
PCLK
C
PCLK
T
PCLK
TR13 TR12
HSYNC to FIELD Rising Edge Delay (TR15–TR14)
When the ADV7172/ADV7173 is in Timing Mode 1, these bits
adjust the position of the HSYNC output relative to the FIELD
output rising edge.
VSYNC Width (TR15–TR14)
When the ADV7172/ADV7173 is configured in Timing Mode
2, these bits adjust the VSYNC pulsewidth.
HSYNC to Pixel Data Adjust (TR17–TR16)
This enables the HSYNC to be adjusted with respect to the pixel
data. This allows the Cr and Cb components to be swapped. This
adjustment is available in both master and slave timing modes.
TR13
0
0
1
1
FIELD/VSYNC DELAY
HSYNC TO
0
1
0
1
TR12
0
4
8
16
T
T
T
T
T
B
PCLK
PCLK
PCLK
PCLK
T
C
LINE 313
TR11
TR11 TR10
0
0
1
1
HSYNC WIDTH
0
1
0
1
TR10
LINE 314
ADV7172/ADV7173
1
4
16
128
T
T
T
A
PCLK
PCLK
T
PCLK
T
PCLK

Related parts for ADV7172KST