CY7C09359AV-9AC Cypress Semiconductor Corp, CY7C09359AV-9AC Datasheet - Page 2

no-image

CY7C09359AV-9AC

Manufacturer Part Number
CY7C09359AV-9AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C09359AV-9AC

Density
144Kb
Access Time (max)
9ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
40MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
13b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
2
Supply Current
230mA
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Word Size
18b
Number Of Words
8K
Lead Free Status / RoHS Status
Not Compliant
Functional Description
The CY7C09349AV and CY7C09359AV are high-speed 3.3V
synchronous CMOS 4K and 8K x 18 dual-port static RAMs.
Two ports are provided, permitting independent, simultaneous
access for reads and writes to any location in memory.
isters on control, address, and data lines allow for minimal set-
up and hold times. In pipelined output mode, data is registered
for decreased cycle time. Clock to data valid t
lined). Flow-through mode can also be used to bypass the
pipelined output register to eliminate access latency. In flow-
through mode data will be available t
dress is clocked into the device. Pipelined output or flow-
through mode is selected via the FT/Pipe pin.
Each port contains a burst counter on the input address regis-
ter. The internal write pulse width is independent of the LOW-
to-HIGH transition of the clock signal. The internal write pulse
is self-timed to allow the shortest possible cycle times.
Note:
2.
When simultaneously writing to the same location, final value cannot be guaranteed.
CD1
= 18 ns after the ad-
CD2
= 9 ns (pipe-
[2]
Reg-
2
A HIGH on CE
down the internal circuitry to reduce the static power consump-
tion. The use of multiple Chip Enables allows easier banking
of multiple chips for depth expansion configurations. In the
pipelined mode, one cycle is required with CE
HIGH to reactivate the outputs.
Counter enable inputs are provided to stall the operation of the
address input and utilize the internal address generated by the
internal counter for fast interleaved memory applications. A
port’s burst counter is loaded with the port’s Address Strobe
(ADS). When the port’s Count Enable (CNTEN) is asserted,
the address counter will increment on each LOW-to-HIGH
transition of that port’s clock signal. This will read/write one
word from/into each successive address location until CNTEN
is deasserted. The counter can address the entire memory
array and will loop back to the start. Counter Reset (CNTRST)
is used to reset the burst counter.
All parts are available in 100-pin Thin Quad Plastic Flatpack
(TQFP) packages.
0
or LOW on CE
1
for one clock cycle will power
CY7C09349AV
CY7C09359AV
0
LOW and CE
1
[+] Feedback

Related parts for CY7C09359AV-9AC