CY7C09359AV-9AC Cypress Semiconductor Corp, CY7C09359AV-9AC Datasheet - Page 8

no-image

CY7C09359AV-9AC

Manufacturer Part Number
CY7C09359AV-9AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C09359AV-9AC

Density
144Kb
Access Time (max)
9ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
40MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
13b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
2
Supply Current
230mA
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Word Size
18b
Number Of Words
8K
Lead Free Status / RoHS Status
Not Compliant
Switching Waveforms
Read Cycle for Flow-Through Output (FT/PIPE = V
Read Cycle for Pipelined Operation (FT/PIPE = V
Notes:
6.
7.
8.
9.
OE is asynchronously controlled; all other inputs are synchronous to the rising clock edge.
ADS = V
The output is disabled (high-impedance state) by CE
Addresses do not have to be accessed sequentially since ADS = V
ADDRESS
ADDRESS
DATA
DATA
IL
CLK
R/W
CE
CE
OUT
CLK
R/W
CE
CE
OE
, CNTEN and CNTRST = V
OUT
OE
0
1
0
1
t
t
t
t
t
t
SC
SW
SA
SC
SW
SA
A
A
n
n
t
t
t
t
HC
HW
HA
t
t
t
t
CH2
HC
HW
HA
CH1
IH
t
1 Latency
CKLZ
.
t
CD1
t
t
CYC2
CYC1
t
CKLZ
t
CL2
t
0
CL1
=V
IH
A
A
or CE
n+1
n+1
IH
IL
)
[6, 7, 8, 9]
1
)
t
Q
IL
[6, 7, 8, 9]
DC
= V
t
n
constantly loads the address on the rising edge of the CLK. Numbers are for reference only.
CD2
IL
following the next rising edge of the clock.
8
Q
A
n
A
n+2
n+2
Q
t
OHZ
n+1
t
DC
Q
t
t
t
SC
OE
SC
t
n+1
t
OLZ
OHZ
A
A
n+3
CY7C09349AV
CY7C09359AV
n+3
t
OLZ
Q
t
DC
n+2
t
t
HC
HC
t
OE
t
CKHZ
Q
n+2
[+] Feedback

Related parts for CY7C09359AV-9AC