M48T02-70PC1 STMicroelectronics, M48T02-70PC1 Datasheet - Page 12

IC TIMEKPR NVRAM 16KBIT 5V 24-DI

M48T02-70PC1

Manufacturer Part Number
M48T02-70PC1
Description
IC TIMEKPR NVRAM 16KBIT 5V 24-DI
Manufacturer
STMicroelectronics
Series
Timekeeper®r
Type
Clock/Calendar/NVSRAMr
Datasheet

Specifications of M48T02-70PC1

Memory Size
16K (2K x 8)
Time Format
HH:MM:SS (24 hr)
Date Format
YY-MM-DD-dd
Interface
Parallel
Voltage - Supply
4.75 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
24-DIP (600 mil) Module
Function
Clock/Calendar/NV Timekeeping RAM/Battery Backup
Rtc Memory Size
2048 Byte
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.75 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
Through Hole
Rtc Bus Interface
Parallel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-2827-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M48T02-70PC1
Manufacturer:
ST
Quantity:
5 510
Part Number:
M48T02-70PC1
Manufacturer:
HITACHI
Quantity:
5 510
Part Number:
M48T02-70PC1
Manufacturer:
ST
0
Part Number:
M48T02-70PC1
Manufacturer:
ST
Quantity:
20 000
Clock operations
3
3.1
3.2
12/25
Clock operations
Reading the clock
Updates to the TIMEKEEPER
prevent reading data in transition. The BiPORT™ TIMEKEEPER cells in the RAM array are
only data registers and not the actual clock counters, so updating the registers can be halted
without disturbing the clock itself.
Updating is halted when a '1' is written to the READ bit, the seventh bit in the control
register. As long as a '1' remains in that position, updating is halted. After a halt is issued,
the registers reflect the count; that is, the day, date, and the time that were current at the
moment the halt command was issued.
All of the TIMEKEEPER registers are updated simultaneously. A halt will not interrupt an
update in progress. Updating is within a second after the bit is reset to a '0.'
Setting the clock
The eighth bit of the control register is the WRITE bit. Setting the WRITE bit to a '1,' like the
READ bit, halts updates to the TIMEKEEPER registers. The user can then load them with
the correct day, date, and time data in 24-hour BCD format (on
Resetting the WRITE bit to a '0' then transfers the values of all time registers (7F9-7FF) to
the actual TIMEKEEPER counters and allows normal operation to resume. The FT bit and
the bits marked as '0' in
TIMEKEEPER and RAM operation.
See the application note AN923, “TIMEKEEPER
information on century rollover.
Table 5 on page 13
®
Doc ID 2410 Rev 8
registers should be halted before clock data is read to
must be written to '0' to allow for normal
®
rolling into the 21
Table 5 on page
st
century” for
M48T02, M48T12
13).

Related parts for M48T02-70PC1