AD1377KD Analog Devices Inc, AD1377KD Datasheet - Page 9

IC ADC SNGL 16BIT 32-CDIP

AD1377KD

Manufacturer Part Number
AD1377KD
Description
IC ADC SNGL 16BIT 32-CDIP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD1377KD

Data Interface
Parallel
Rohs Status
RoHS non-compliant
Number Of Bits
16
Sampling Rate (per Second)
111k
Number Of Converters
1
Power Dissipation (max)
800mW
Voltage Supply Source
Dual ±
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
32-DIP (0.900", 22.86)
Resolution (bits)
16bit
Sampling Rate
100kSPS
Input Channel Type
Single Ended
Supply Voltage Range - Digital
4.75V To 5.25V
Supply Current
-23mA
Digital Ic Case Style
DIP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD1377KD
Manufacturer:
ADI
Quantity:
167
Table 5. Transition Values vs. Calibration Codes
Output Code
MSB
000 ………000
011………111
111………110
1
2
Table 6. Input Voltage Range and LSB Values
Analog Input Voltage Range
Code Designation
One Least Significant Bit (LSB)
1
2
3
Zero- and full-scale calibration can be accomplished to a
precision of approximately ±1/2 LSB using the static adjustment
procedure described previously. By summing a small sine or
triangular wave voltage with the signal applied to the analog
input, the output can be cycled through each of the calibration
codes of interest to more accurately determine the center (or
end points) of each discrete quantization level. A detailed
description of this dynamic calibration technique is presented
in Analog-Digital Conversion Handbook, edited by D. H.
Sheingold, Prentice Hall, Inc., 1986.
GROUNDING, DECOUPLING, AND LAYOUT
CONSIDERATIONS
Many data acquisition components have two or more ground
pins that are not connected together within the device. These
grounds are usually referred to as DIGITAL COMMON (logic
power return), ANALOG COMMON (analog power return), or
analog signal ground. These grounds (Pin 19 and Pin 22) must
be tied together at one point as close as possible to the
converter. Ideally, a single solid analog ground plane under the
converter would be desirable. Current flows through the wires
and etch stripes of the circuit cards, and since these paths have
resistance and inductance, hundreds of millivolts can be
generated between the system analog ground point and the
ground pins of the ADC. Separate wide conductor stripe
ground returns should be provided for high resolution
converters to minimize noise and IR losses from the current
For LSB value for range and resolution used, see Ta
Voltages given are the nominal value for transition to the code specified.
COB = complementary offset binary.
CTC = complementary twos complement—achieved by using an inverter to complement the most significant bit to produce MSB .
CSB = complementary straight binary
LSB
1
2
Range
+Full Scale
Midscale
−Full Scale
n = 8
n = 10
n = 12
n = 13
n = 14
n = 15
FSR
2
n
ble 6
±10 V
.
+10 V
−3/2 LSB
0 V
–1/2 LSB
−10 V
+1/2 LSB
±10 V
COB
78.13 mV
19.53 mV
4.88 mV
2.44 mV
1.22 mV
0.61 mV
20
2
n
V
1
or CTC
Rev. D | Page 9 of 12
2
±5 V
+5 V
−3/2 LSB
0 V
–1/2 LSB
−5 V
+1/2 LSB
±5 V
COB
39.06 mV
9.77 mV
2.44 mV
1.22 mV
0.61 mV
0.31 mV
10
2
n
V
flow in the path from the converter to the system ground point.
In this way, ADC supply currents and other digital logic-gate
return currents are not summed into the same return path as
analog signals where they would cause measurement errors.
Each of the ADC supply terminals should be capacitively
decoupled as close to the ADC as possible. A large value (such
as 1 µF) capacitor in parallel with a 0.1 µF capacitor is usually
sufficient. Analog supplies are to be bypassed to the ANALOG
COMMON (analog power return) Pin 22 and the logic supply is
bypassed to DIGITAL COMMON (logic power return) Pin 19.
The metal cover is internally grounded with respect to the
power supplies, grounds, and electrical signals. Do not
externally ground the cover.
CLOCK RATE CONTROL
The AD1376/AD1377 can be operated at faster conversion
times by connecting the clock rate control (Pin 23) to an
external multiturn trim potentiometer (TCR <100 ppm/°C) as
shown in Figure 13.
1
or CTC
±2.5 V
+2.5 V
−3/2 LSB
0 V
–1/2 LSB
−2.5 V
+1/2 LSB
2
5kΩ
15V DC
1750kHz @ DGND
±2.5 V
COB
19.53 mV
4.88 mV
1.22 mV
0.61 mV
0.31 mV
0.15 mV
2.25MHz @ 5V
5
Figure 13. Clock Rate Control Circuit
2
V
n
1
or CTC
0 V to +10 V
+10 V
−3/2 LSB
+5 V
–1/2 LSB
0 V
+1/2 LSB
2
23
AD1376/AD1377
0 V to +10 V
CSB
39.06 mV
9.77 mV
2.44 mV
1.22 mV
0.61 mV
0.31 mV
10
2
n
AD1376/AD1377
V
3
0 V to +5 V
+5 V
−3/2 LSB
+2.5 V
–1/2 LSB
0 V
+1/2 LSB
0 V to +5 V
CSB
19.53 mV
4.88 mV
1.22 mV
0.61 mV
0.31 mV
0.15 mV
5
2
V
n
3

Related parts for AD1377KD