EPM7128SLC84-10N Altera, EPM7128SLC84-10N Datasheet - Page 18

IC MAX 7000 CPLD 128 84-PLCC

EPM7128SLC84-10N

Manufacturer Part Number
EPM7128SLC84-10N
Description
IC MAX 7000 CPLD 128 84-PLCC
Manufacturer
Altera
Series
MAX® 7000r
Datasheet

Specifications of EPM7128SLC84-10N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
10.0ns
Voltage Supply - Internal
4.75 V ~ 5.25 V
Number Of Logic Elements/blocks
8
Number Of Macrocells
128
Number Of Gates
2500
Number Of I /o
68
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
84-PLCC
Voltage
5V
Memory Type
EEPROM
Number Of Logic Elements/cells
8
Cpld Type
EEPROM
No. Of Macrocells
128
No. Of I/o's
68
Propagation Delay
10ns
Global Clock Setup Time
7ns
Frequency
100MHz
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Other names
544-2033
544-2033-5
544-2033
EPM7128SLC84-10N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM7128SLC84-10N
Manufacturer:
MICROCHIP
Quantity:
3 400
Part Number:
EPM7128SLC84-10N
Manufacturer:
ALTERA30
Quantity:
2 277
Part Number:
EPM7128SLC84-10N
Manufacturer:
ALTERA
Quantity:
1 121
Part Number:
EPM7128SLC84-10N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM7128SLC84-10N
Manufacturer:
ALTERA
0
Part Number:
EPM7128SLC84-10N
Manufacturer:
ALTERA
Quantity:
20 000
MAX 7000 Programmable Logic Device Family Data Sheet
18
Programming Times
The time required to implement each of the six programming stages can
be broken into the following two elements:
By combining the pulse and shift times for each of the programming
stages, the program or verify time can be derived as a function of the TCK
frequency, the number of devices, and specific target device(s). Because
different ISP-capable devices have a different number of EEPROM cells,
both the total fixed and total variable times are unique for a single device.
Programming a Single MAX 7000S Device
The time required to program a single MAX 7000S device in-system can
be calculated from the following formula:
where: t
The ISP times for a stand-alone verification of a single MAX 7000S device
can be calculated from the following formula:
where: t
t PROG
t
VER
A pulse time to erase, program, or read the EEPROM cells.
A shifting time based on the test clock (TCK) frequency and the
number of TCK cycles to shift instructions, address, and data into the
device.
=
=
t
VPULSE
t
Cycle
f
t
Cycle
TCK
t PPULSE
PROG
PPULSE
VER
VPULSE
PTCK
VTCK
+
+
Cycle
--------------------------------
Cycle
------------------------------- -
= Programming time
= Sum of the fixed times to erase, program, and
= Number of TCK cycles to program a device
= TCK frequency
f
= Verify time
= Sum of the fixed times to verify the EEPROM cells
= Number of TCK cycles to verify a device
TCK
f
TCK
VTCK
verify the EEPROM cells
PTCK
Altera Corporation

Related parts for EPM7128SLC84-10N