Z8937320FSG Zilog, Z8937320FSG Datasheet - Page 38

no-image

Z8937320FSG

Manufacturer Part Number
Z8937320FSG
Description
DSP 20MHZ 80-PQFP
Manufacturer
Zilog
Series
Z893x3r
Type
Fixed Pointr
Datasheet

Specifications of Z8937320FSG

Interface
SPI, 3-Wire Serial
Clock Rate
20MHz
Non-volatile Memory
OTP (16 kB)
On-chip Ram
1kB
Voltage - I/o
5.00V
Voltage - Core
5.00V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
80-MQFP, 80-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8937320FSG
Manufacturer:
Zilog
Quantity:
10 000
Z89223/273/323/373
16-Bit Digital Signal Processors with A/D Converter
PERIPHERALS
Analog to Digital Converter (A/D)
The A/D is a 4-channel 8-bit half-flash converter. It uses
two reference resistor ladders, one for the upper 5 bits, and
another for the lower 3 bits. Two external reference voltage
input pins, VAHI and VALO, set the input voltage mea-
surement conversion range. The converter is auto-zeroed
prior to each sampling period. Bank13/EXT0 is the A/D
control register.
The conversion time depends on the system clock frequency
and the selection of the A/D prescaler value, bits
DIV2–DIV0. The clock prescaler can be programmed to de-
rive a 2 µs conversion time. For example, when deriving
the A/D clock from a 20-MHz system clock, the A/D pres-
caler value should be set to divide by 40.
Bits ADST1–ADST0 determine one of the following start
conversion options:
The start conversion operation may begin at any time. If a
conversion is in progress, and a new start conversion signal
is received, the conversion in progress will abort, and a new
conversion will initiate.
38
Writing to the ADCTL control register
ISR1
C/T2 time-out
C/T0 time-out
AN0
AN1
AN2
AN3
Multiplexer
4-Channel
Sample
Hold
ISR1
and
Figure 28. ADC Architecture
C/T0
Converter
Start
Bits QUAD and SCAN determine one of the following
Modes of operation:
When one of the two four-channel modes is selected, the
channel specified by CSEL1–CSEL0 will convert first. The
other three channels will convert in sequence. In the se-
quence, AN0 follows AN3.
Bit ADIE enables the A/D to generate interrupts at the end
of a conversion. Bit ADIT determines whether an interrupt
occurs after the first or fourth conversion.
To reduce power consumption the A/D can be disabled by
clearing the ADE bit.
Though the A/D will function with smaller input signals and
reference voltages, the noise and offsets remain constant.
The relative error of the converter will increase and the con-
version time will also take longer.
C/T2
Half-Flash
Converter
One channel is converted four times, with the results se-
quentially written to result registers 0, 1, 2 and 3.
One channel is converted one time, with the respective
result register updated.
Four channels are converted one time each, with the re-
spective four result registers updated.
Four channels are converted repeatedly, with the respec-
tive four result registers constantly updated.
A/D
Prescaler
A/D
ADCTL Reg.
Channel Select
Quad
Scan
Register
Register
Control
Result
4x8
A/D
DS000202-DSP0599
Internal
Bus
ZiLOG

Related parts for Z8937320FSG