EP1K50TC144-3 Altera, EP1K50TC144-3 Datasheet - Page 57

IC ACEX 1K FPGA 50K 144-TQFP

EP1K50TC144-3

Manufacturer Part Number
EP1K50TC144-3
Description
IC ACEX 1K FPGA 50K 144-TQFP
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K50TC144-3

Number Of Logic Elements/cells
2880
Number Of Labs/clbs
360
Total Ram Bits
40960
Number Of I /o
102
Number Of Gates
199000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
144-TQFP, 144-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1074

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K50TC144-3
Manufacturer:
ALTERA
Quantity:
7
Part Number:
EP1K50TC144-3
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EP1K50TC144-3
Manufacturer:
ALTERA
Quantity:
176
Part Number:
EP1K50TC144-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K50TC144-3
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EP1K50TC144-3
Manufacturer:
ALTERA
Quantity:
5
Part Number:
EP1K50TC144-3
Manufacturer:
ALTERA
0
Part Number:
EP1K50TC144-3
Manufacturer:
N/A
Quantity:
20 000
Part Number:
EP1K50TC144-3N
Manufacturer:
ATMEL
Quantity:
5 510
Part Number:
EP1K50TC144-3N
Manufacturer:
ALTERA42
Quantity:
2 595
Part Number:
EP1K50TC144-3N
Manufacturer:
Altera
Quantity:
10 000
Company:
Part Number:
EP1K50TC144-3N
Quantity:
41
Company:
Part Number:
EP1K50TC144-3N
Quantity:
197
Altera Corporation
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
EABAA
EABRCCOMB
EABRCREG
EABWP
EABWCCOMB
EABWCREG
EABDD
EABDATACO
EABDATASU
EABDATAH
EABWESU
EABWEH
EABWDSU
EABWDH
EABWASU
EABWAH
EABWO
Table 25. EAB Timing Macroparameters
Symbol
EAB address access delay
EAB asynchronous read cycle time
EAB synchronous read cycle time
EAB write pulse width
EAB asynchronous write cycle time
EAB synchronous write cycle time
EAB data-in to data-out valid delay
EAB clock-to-output delay when using output registers
EAB data/address setup time before clock when using input register
EAB data/address hold time after clock when using input register
EAB WE setup time before clock when using input register
EAB WE hold time after clock when using input register
EAB data setup time before falling edge of write pulse when not using input
registers
EAB data hold time after falling edge of write pulse when not using input
registers
EAB address setup time before rising edge of write pulse when not using
input registers
EAB address hold time after falling edge of write pulse when not using input
registers
EAB write enable to data output valid delay
Notes
Parameter
ACEX 1K Programmable Logic Device Family Data Sheet
(1),
(6)
Conditions
57
13

Related parts for EP1K50TC144-3