EP2C50F484C6 Altera, EP2C50F484C6 Datasheet - Page 159

IC CYCLONE II FPGA 50K 484-FBGA

EP2C50F484C6

Manufacturer Part Number
EP2C50F484C6
Description
IC CYCLONE II FPGA 50K 484-FBGA
Manufacturer
Altera
Series
Cyclone® IIr
Datasheet

Specifications of EP2C50F484C6

Number Of Logic Elements/cells
50528
Number Of Labs/clbs
3158
Total Ram Bits
594432
Number Of I /o
294
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-2116

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2C50F484C6
Manufacturer:
ALTERA30
Quantity:
306
Part Number:
EP2C50F484C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C50F484C6
Manufacturer:
ALTERA
0
Part Number:
EP2C50F484C6
Quantity:
180
Company:
Part Number:
EP2C50F484C6
Quantity:
300
Part Number:
EP2C50F484C6N
Manufacturer:
ALTERA
Quantity:
9
Part Number:
EP2C50F484C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C50F484C6N
Manufacturer:
ALTERA
0
Part Number:
EP2C50F484C6N
0
Figure 5–10. DCD Measurement Technique for DDIO (Double-Data Rate) Outputs
Altera Corporation
February 2008
clk
INPUT
VCC
When an FPGA PLL generates the internal clock, the PLL output clocks
the IOE block. As the PLL only monitors the positive edge of the reference
clock input and internally re-creates the output clock signal, any DCD
present on the reference clock is filtered out. Therefore, the DCD for a
DDIO output with PLL in the clock path is better than the DCD for a
DDIO output without PLL in the clock path.
Tables 5–55
derivation for different I/O standards on Cyclone II devices. Examples
are also provided that show how to calculate DCD as a percentage.
LVCMOS
LVTTL
2.5-V
1.8-V
1.5-V
SSTL-2 Class I
SSTL-2 Class II
SSTL-18 Class I
HSTL-15 Class I
HSTL-18 Class I
Table 5–55. Maximum DCD for Single Data Outputs (SDR) on Row I/O
Pins
Row I/O Output Standard
Notes
through
(1),
GND
V
CC
(2)
DFF
DFF
5–58
(Part 1 of 2)
D
D
CLRN
CLRN
PRN
PRN
give the maximum DCD in absolution
Q
Q
DC Characteristics and Timing Specifications
145
165
195
120
115
130
Cyclone II Device Handbook, Volume 1
C6
60
65
90
85
1
0
230
255
120
115
130
165
145
155
C7
90
75
230
255
135
175
135
165
205
155
output
C8
90
75
Unit
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
5–69

Related parts for EP2C50F484C6