EP2S60F484C5 Altera, EP2S60F484C5 Datasheet - Page 13

IC STRATIX II FPGA 60K 484-FBGA

EP2S60F484C5

Manufacturer Part Number
EP2S60F484C5
Description
IC STRATIX II FPGA 60K 484-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S60F484C5

Number Of Logic Elements/cells
60440
Number Of Labs/clbs
3022
Total Ram Bits
2544192
Number Of I /o
334
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
For Use With
544-1700 - DSP KIT W/STRATIX II EP2S60N544-1697 - NIOS II KIT W/STRATIX II EP2S60N
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1134
EP2S60F484C5ES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S60F484C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S60F484C5
Manufacturer:
ALTERA
0
Part Number:
EP2S60F484C5
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP2S60F484C5N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S60F484C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S60F484C5N
Manufacturer:
ALTERA
0
Part Number:
EP2S60F484C5N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP2S60F484C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S60F484C5N
0
Figure 2–3. Direct Link Connection
Altera Corporation
May 2007
block, DSP block, or IOE output
Direct link interconnect from
left LAB, TriMatrix memory
interconnect
Direct link
to left
Interconnect
LAB Control Signals
Each LAB contains dedicated logic for driving control signals to its ALMs.
The control signals include three clocks, three clock enables, two
asynchronous clears, synchronous clear, asynchronous preset/load, and
synchronous load control signals. This gives a maximum of 11 control
signals at a time. Although synchronous load and clear signals are
generally used when implementing counters, they can also be used with
other functions.
Each LAB can use three clocks and three clock enable signals. However,
there can only be up to two unique clocks per LAB, as shown in the LAB
control signal generation circuit in
enable signals are linked. For example, any ALM in a particular LAB
using the labclk1 signal also uses labclkena1. If the LAB uses both
the rising and falling edges of a clock, it also uses two LAB-wide clock
signals. De-asserting the clock enable signal turns off the corresponding
LAB-wide clock.
Each LAB can use two asynchronous clear signals and an asynchronous
load/preset signal. By default, the Quartus II software uses a NOT gate
push-back technique to achieve preset. If you disable the NOT gate
push-up option or assign a given register to power up high using the
Quartus II software, the preset is achieved using the asynchronous load
Local
Figure
Stratix II Device Handbook, Volume 1
ALMs
2–4. Each LAB's clock and clock
Direct link
interconnect
to right
Direct link interconnect from
right LAB, TriMatrix memory
block, DSP block, or IOE output
Stratix II Architecture
2–5

Related parts for EP2S60F484C5