EP1S30F780C6 Altera, EP1S30F780C6 Datasheet - Page 264

IC STRATIX FPGA 30K LE 780-FBGA

EP1S30F780C6

Manufacturer Part Number
EP1S30F780C6
Description
IC STRATIX FPGA 30K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S30F780C6

Number Of Logic Elements/cells
32470
Number Of Labs/clbs
3247
Total Ram Bits
3317184
Number Of I /o
597
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-2088

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S30F780C6
Manufacturer:
ALTERA
Quantity:
591
Part Number:
EP1S30F780C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S30F780C6
Manufacturer:
ALTERA
0
Part Number:
EP1S30F780C6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S30F780C6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S30F780C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S30F780C6N
Manufacturer:
ALTERA
0
Part Number:
EP1S30F780C6N
Manufacturer:
ALTERA
Quantity:
20 000
PLL Specifications
PLL
Specifications
4–94
Stratix Device Handbook, Volume 1
f
f
f
f
t
t
t
f
f
t
t
t
t
t
t
t
f
t
IN
INPFD
INDUTY
EINDUTY
INJITTER
EINJITTER
FCOMP
OUT
OUT_EXT
OUTDUTY
JITTER
CONFIG5,6
CONFIG11,12
SCANCLK
DLOCK
LOCK
VCO
LSKEW
Table 4–127. Enhanced PLL Specifications for -5 Speed Grades (Part 1 of 2)
Symbol
Input clock frequency
Input frequency to PFD
Input clock duty cycle
External feedback clock input duty
cycle
Input clock period jitter
External feedback clock period jitter
External feedback clock
compensation time
Output frequency for internal global
or regional clock
Output frequency for external clock
(3)
Duty cycle for external clock output
(when set to 50%)
Period jitter for external clock output
(6)
Time required to reconfigure the
scan chains for PLLs 5 and 6
Time required to reconfigure the
scan chains for PLLs 11 and 12
scanclk frequency
Time required to lock dynamically
(after switchover or reconfiguring
any non-post-scale
counters/delays)
Time required to lock from end of
device configuration
PLL internal VCO operating range
Clock skew between two external
clock outputs driven by the same
counter
Tables 4–127
specifications.
Parameter
(7)
(4)
(5)
through
4–129
(1),
Min
300
0.3
0.3
40
40
45
10
3
3
(2)
describe the Stratix device enhanced PLL
±50
Typ
±100 ps for >200-MHz outclk
±20 mUI for <200-MHz outclk
289/f
193/f
±200
±200
800
Max
684
420
500
526
100
400
60
60
55
SCANCLK
SCANCLK
22
6
(8)
(3)
(3)
Altera Corporation
January 2006
ps or
MHz
MHz
MHz
MHz
MHz
MHz
Unit
mUI
ps
ps
ns
μs
μs
ps
%
%
%

Related parts for EP1S30F780C6