EP3C16F256C8 Altera, EP3C16F256C8 Datasheet - Page 37

IC CYCLONE III FPGA 16K 256FBGA

EP3C16F256C8

Manufacturer Part Number
EP3C16F256C8
Description
IC CYCLONE III FPGA 16K 256FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C16F256C8

Number Of Logic Elements/cells
15408
Number Of Labs/clbs
963
Total Ram Bits
516096
Number Of I /o
168
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-FBGA
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200P0037 - BOARD DEV/EDUCATION ALTERA DE0544-2411 - KIT DEV NIOS II CYCLONE III ED.
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-2461

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C16F256C8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C16F256C8
Manufacturer:
ALTERA
0
Part Number:
EP3C16F256C8
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
816
Part Number:
EP3C16F256C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
540
Part Number:
EP3C16F256C8N
Manufacturer:
XILINX
0
Part Number:
EP3C16F256C8N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP3C16F256C8N
0
Chapter 1: Cyclone III Device Data Sheet
I/O Timing
I/O Timing
Glossary
Table 1–39. Glossary (Part 1 of 5)
© January 2010 Altera Corporation
Letter
D
G
H
A
B
C
E
F
I
f
GCLK
GCLK PLL
HSIODR
Input Waveforms
for the SSTL
Differential I/O
Standard
HS CLK
f
Term
You can use the following methods to determine the I/O timing:
The Excel-based I/O Timing provides pin timing performance for each device density
and speed grade. The data is typically used prior to designing the FPGA to get a
timing budget estimation as part of the link timing analysis. The Quartus II timing
analyzer provides a more accurate and precise I/O timing data based on the specifics
of the design after place-and-route is complete.
The Excel-based I/O Timing spreadsheet is downloadable from
Literature
Table 1–39
the Excel-based I/O Timing.
the Quartus II timing analyzer.
V
HIGH-SPEED I/O Block: High-speed receiver/transmitter input and output clock frequency.
Input pin directly to Global Clock network.
Input pin to Global Clock network through PLL.
HIGH-SPEED I/O Block: Maximum/minimum LVDS data transfer rate (HSIODR = 1/TUI).
SWING
website.
lists the glossary for this chapter.
Definitions
Cyclone III Device Handbook, Volume 2
Cyclone III Devices
V
V
V
REF
IH
IL
1–27

Related parts for EP3C16F256C8