EP20K200EFC484-2N Altera, EP20K200EFC484-2N Datasheet - Page 72

IC APEX 20KE FPGA 200K 484-FBGA

EP20K200EFC484-2N

Manufacturer Part Number
EP20K200EFC484-2N
Description
IC APEX 20KE FPGA 200K 484-FBGA
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K200EFC484-2N

Number Of Logic Elements/cells
8320
Number Of Labs/clbs
832
Total Ram Bits
81920
Number Of I /o
376
Number Of Gates
404000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K200EFC484-2N
Manufacturer:
ALTERA
Quantity:
1 238
Part Number:
EP20K200EFC484-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K200EFC484-2N
Manufacturer:
ALTERA
0
APEX 20K Programmable Logic Device Family Data Sheet
72
t
t
t
t
t
t
t
t
t
t
t
SU
H
CO
LUT
ESBRC
ESBWC
ESBWESU
ESBDATASU
ESBDATAH
ESBADDRSU
ESBDATACO1
Table 31. APEX 20K f
Symbol
MAX
LE register setup time before clock
LE register hold time after clock
LE register clock-to-output delay
LUT delay for data-in
ESB Asynchronous read cycle time
ESB Asynchronous write cycle time
ESB WE setup time before clock when using input register
ESB data setup time before clock when using input register
ESB data hold time after clock when using input register
ESB address setup time before clock when using input registers
ESB clock-to-output delay when using output registers
Timing Parameters
Figure 40. Synchronous Bidirectional Pin External Timing
Notes to
(1)
(2)
Table 31
page
The output enable and input registers are LE registers in the LAB adjacent to a
bidirectional row pin. The output enable register is set with “Output Enable
Routing= Signal-Pin” option in the Quartus II software.
The LAB adjacent input register is set with “Decrease Input Delay to Internal Cells=
Off”. This maintains a zero hold time for lab adjacent registers while giving a fast,
position independent setup time. A faster setup time with zero hold time is possible
by setting “Decrease Input Delay to Internal Cells= ON” and moving the input
register farther away from the bidirectional pin. The exact position where zero hold
occurs with the minimum setup time, varies with device density and speed grade.
68.
Dedicated
Clock
Figure
describes the f
40:
(Part 1 of 2)
Output IOE Register
MAX
OE Register
Input Register
D
D
D
CLRN
CLRN
CLRN
timing parameters shown in
PRN
PRN
PRN
Parameter
Q
Q
Q
IOE Register
(1)
(1)
(2)
t
t
XZBIDIR
ZXBIDIR
t
OUTCOBIDIR
t
t
Bidirectional Pin
INSUBIDIR
INHBIDIR
Altera Corporation
Figure 36 on

Related parts for EP20K200EFC484-2N