EP20K400EFC672-3 Altera, EP20K400EFC672-3 Datasheet - Page 12

IC APEX 20KE FPGA 400K 672-FBGA

EP20K400EFC672-3

Manufacturer Part Number
EP20K400EFC672-3
Description
IC APEX 20KE FPGA 400K 672-FBGA
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K400EFC672-3

Number Of Logic Elements/cells
16640
Number Of Labs/clbs
1664
Total Ram Bits
212992
Number Of I /o
488
Number Of Gates
1052000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1103

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K400EFC672-3
Manufacturer:
ALTERA
Quantity:
12
Part Number:
EP20K400EFC672-3
Manufacturer:
ALTERA
Quantity:
1 238
Part Number:
EP20K400EFC672-3
Manufacturer:
ALTERA30
Quantity:
147
Part Number:
EP20K400EFC672-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K400EFC672-3
Manufacturer:
ALTERA
Quantity:
8
Part Number:
EP20K400EFC672-3
Manufacturer:
ALTERA
0
Part Number:
EP20K400EFC672-3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP20K400EFC672-3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K400EFC672-3N
Manufacturer:
ALTERA
0
APEX 20K Programmable Logic Device Family Data Sheet
Figure 4. LAB Control Signal Generation
Notes to
(1)
(2)
(3)
12
APEX 20KE devices have four dedicated clocks.
The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the
LAB.
The SYNCCLR signal can be generated by the local interconnect or global signals.
Figure
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
4:
Dedicated
Clocks
Global
Signals
Each LAB contains dedicated logic for driving control signals to its LEs
and ESBs. The control signals include clock, clock enable, asynchronous
clear, asynchronous preset, asynchronous load, synchronous clear, and
synchronous load signals. A maximum of six control signals can be used
at a time. Although synchronous load and clear signals are generally used
when implementing counters, they can also be used with other functions.
Each LAB can use two clocks and two clock enable signals. Each LAB’s
clock and clock enable signals are linked (e.g., any LE in a particular LAB
using CLK1 will also use CLKENA1). LEs with the same clock but different
clock enable signals either use both clock signals in one LAB or are placed
into separate LABs.
If both the rising and falling edges of a clock are used in a LAB, both LAB-
wide clock signals are used.
The LAB-wide control signals can be generated from the LAB local
interconnect, global signals, and dedicated clock pins. The inherent low
skew of the FastTrack Interconnect enables it to be used for clock
distribution.
2 or 4 (1)
4
Figure 4
SYNCCLR
or LABCLK2 (3)
or LABCLKENA2
shows the LAB control signal generation circuit.
SYNCLOAD
LABCLK1
LABCLKENA1
LABCLR2 (2)
Altera Corporation
LABCLR1 (2)

Related parts for EP20K400EFC672-3