EP2S30F672C5 Altera, EP2S30F672C5 Datasheet - Page 150

IC STRATIX II FPGA 30K 672-FBGA

EP2S30F672C5

Manufacturer Part Number
EP2S30F672C5
Description
IC STRATIX II FPGA 30K 672-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S30F672C5

Number Of Logic Elements/cells
33880
Number Of Labs/clbs
1694
Total Ram Bits
1369728
Number Of I /o
500
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
33880
# I/os (max)
500
Frequency (max)
609.76MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
33880
Ram Bits
1369728
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
672
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1126

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S30F672C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S30F672C5
Manufacturer:
ALTERA
0
Part Number:
EP2S30F672C5K
Manufacturer:
ALTERA
Quantity:
220
Part Number:
EP2S30F672C5K
Manufacturer:
ALTERA
0
Part Number:
EP2S30F672C5N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S30F672C5N
Manufacturer:
XILINX
0
Part Number:
EP2S30F672C5N
Manufacturer:
ALTERA
0
Part Number:
EP2S30F672C5N
Manufacturer:
ALTERA
Quantity:
350
Part Number:
EP2S30F672C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S30F672C5N
0
Operating Conditions
5–14
Stratix II Device Handbook, Volume 1
Note to
(1)
Note to
(1)
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
Table 5–23. 1.5-V HSTL Class I Specifications
Table 5–24. 1.5-V HSTL Class II Specifications
Symbol
Symbol
CCIO
REF
TT
IH
IL
IH
IL
OH
OL
CCIO
REF
TT
IH
IL
IH
IL
OH
OL
(DC)
(AC)
(DC)
(AC)
(DC)
(AC)
(DC)
(AC)
This specification is supported across all the programmable drive settings available for this I/O standard as shown
in the Stratix II Architecture chapter in volume 1 of the Stratix II Device Handbook.
This specification is supported across all the programmable drive settings available for this I/O standard as shown
in the Stratix II Architecture chapter in volume 1 of the Stratix II Device Handbook.
Table
Table
Output supply voltage
Input reference voltage
Termination voltage
DC high-level input voltage
DC low-level input voltage
AC high-level input voltage
AC low-level input voltage
High-level output voltage
Low-level output voltage
Output supply voltage
Input reference voltage
Termination voltage
DC high-level input voltage
DC low-level input voltage
AC high-level input voltage
AC low-level input voltage
High-level output voltage
Low-level output voltage
5–23:
5–24:
Parameter
Parameter
I
I
I
I
OH
OH
OH
OH
Conditions
= 8 mA
= –8 mA
Conditions
= 16 mA
= –16 mA
(1)
(1)
(1)
(1)
V
V
V
V
V
V
Minimum
Minimum
CCIO
CCIO
REF
REF
REF
REF
1.425
0.713
0.713
1.425
0.713
0.713
–0.3
–0.3
+ 0.1
+ 0.2
+ 0.1
+ 0.2
– 0.4
– 0.4
Typical
Typical
1.500
0.750
0.750
1.500
0.750
0.750
Altera Corporation
V
V
Maximum
V
Maximum
V
REF
REF
REF
REF
1.575
0.788
0.788
1.575
0.788
0.788
0.4
0.4
– 0.1
– 0.2
– 0.1
– 0.2
April 2011
Unit
Unit
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V

Related parts for EP2S30F672C5