EP2S60F1020C3N Altera, EP2S60F1020C3N Datasheet - Page 105

no-image

EP2S60F1020C3N

Manufacturer Part Number
EP2S60F1020C3N
Description
IC STRATIX II FPGA 60K 1020-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S60F1020C3N

Number Of Logic Elements/cells
60440
Number Of Labs/clbs
3022
Total Ram Bits
2544192
Number Of I /o
718
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
60440
# I/os (max)
718
Frequency (max)
816.99MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
60440
Ram Bits
2544192
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1020
Package Type
FC-FBGA
For Use With
544-1700 - DSP KIT W/STRATIX II EP2S60N544-1697 - NIOS II KIT W/STRATIX II EP2S60N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2369
EP2S60F1020C3N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S60F1020C3N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S60F1020C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S60F1020C3N
Manufacturer:
ALTERA
0
Part Number:
EP2S60F1020C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S60F1020C3N
0
Altera Corporation
May 2007
484-pin FineLine BGA
672-pin FineLine BGA
484-pin FineLine BGA
672-pin FineLine BGA
Table 2–21. EP2S15 Device Differential Channels
Table 2–22. EP2S30 Device Differential Channels
Package
Package
Transmitter
Receiver
Transmitter
Receiver
Transmitter
Receiver
Transmitter
Receiver
device, PLL 1 can drive a maximum of 10 transmitter channels in I/O
bank 1 or a maximum of 19 transmitter channels in I/O banks 1 and 2. The
Quartus II software may also merge receiver and transmitter PLLs when
a receiver is driving a transmitter. In this case, one fast PLL can drive both
the maximum numbers of receiver and transmitter channels.
Transmitter/
Transmitter/
Receiver
Receiver
Channels
Channels
38
42
42
38
42
62
38
58
Total
Total
(3)
(3)
(3)
(3)
(3)
(3)
(3)
(3)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
Note (1)
Note (1)
PLL 1
PLL 1
10
19
11
21
10
19
11
21
10
19
11
21
16
29
17
31
Stratix II Device Handbook, Volume 1
PLL 2
PLL 2
Center Fast PLLs
Center Fast PLLs
19
10
21
19
10
21
19
10
21
13
29
14
31
9
9
9
Stratix II Architecture
PLL 3
PLL 3
19
10
21
19
10
21
19
10
21
13
29
14
31
9
9
9
PLL 4
PLL 4
10
19
11
21
10
19
11
21
10
19
11
21
16
29
17
31
2–97

Related parts for EP2S60F1020C3N