XC5VLX110-1FFG1153C Xilinx Inc, XC5VLX110-1FFG1153C Datasheet - Page 322

IC FPGA VIRTEX-5 110K 1153FBGA

XC5VLX110-1FFG1153C

Manufacturer Part Number
XC5VLX110-1FFG1153C
Description
IC FPGA VIRTEX-5 110K 1153FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX110-1FFG1153C

Total Ram Bits
4718592
Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Number Of I /o
800
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1153-BBGA, FCBGA
No. Of Logic Blocks
8640
No. Of Macrocells
110000
Family Type
Virtex-5
No. Of Speed Grades
1
No. Of I/o's
800
Clock Management
DCM, PLL
Core Supply
RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110-1FFG1153C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110-1FFG1153C
Manufacturer:
XILINX
0
Part Number:
XC5VLX110-1FFG1153C
0
Part Number:
XC5VLX110-1FFG1153CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 7: SelectIO Logic Resources
322
IDDR VHDL and Verilog Templates
ILOGIC Timing Models
ILOGIC Timing Characteristics
Table 7-4: IDDR Attributes
The Libraries Guide includes templates for instantiation of the IDDR primitive in VHDL
and Verilog.
This section describes the timing associated with the various resources within the ILOGIC
block.
Figure 7-6
T
X-Ref Target - Figure 7-6
Clock Event 1
DDR_CLK_EDGE
INIT_Q1
INIT_Q2
SRTYPE
CLK
CE1
IDOCKD
SR
Q1
Attribute Name
D
At time T
High at the CE1 input of the input register, enabling the input register for incoming
data.
At time T
input of the input register and is reflected on the Q1 output of the input register at
time T
.
illustrates ILOGIC register timing. When IDELAY is used, T
ICKQ
ICE1CK
IDOCK
Figure 7-6: ILOGIC Input Register Timing Characteristics
after Clock Event 1.
1
before Clock Event 1, the input signal becomes valid-High at the D
before Clock Event 1, the input clock enable signal becomes valid-
Sets the IDDR mode of operation with
respect to clock edge
Sets the initial value for Q1 port
Sets the initial value for Q2 port
Set/Reset type with respect to clock (C) ASYNC (default), SYNC
T
T
IDOCK
ICE1CK
www.xilinx.com
T
ICKQ
Description
2
3
OPPOSITE_EDGE (default),
SAME_EDGE,
SAME_EDGE_PIPELINED
0 (default), 1
0 (default), 1
4
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Possible Values
T
ISRCK
IDOCK
T
ICKQ
is replaced by
ug190_7_06_041206
5

Related parts for XC5VLX110-1FFG1153C