XCV812E-8FG900C Xilinx Inc, XCV812E-8FG900C Datasheet - Page 63

no-image

XCV812E-8FG900C

Manufacturer Part Number
XCV812E-8FG900C
Description
IC FPGA 1.8V C-TEMP 900-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-E EMr
Datasheet

Specifications of XCV812E-8FG900C

Number Of Logic Elements/cells
21168
Number Of Labs/clbs
4704
Total Ram Bits
1146880
Number Of I /o
556
Number Of Gates
254016
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
900-BBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCV812E-8FG900C
Manufacturer:
PHILIPS
Quantity:
155
Part Number:
XCV812E-8FG900C
Manufacturer:
XILINX
Quantity:
1 205
Part Number:
XCV812E-8FG900C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XCV812E-8FG900C
Manufacturer:
XILINX
0
Part Number:
XCV812E-8FG900C
Manufacturer:
XILINX
Quantity:
283
Part Number:
XCV812E-8FG900C-0641
Manufacturer:
XILINX
0
Part Number:
XCV812E-8FG900C0641
Manufacturer:
XILINX
0
Part Number:
XCV812E-8FG900CES
Manufacturer:
XILINX
0
IOB Output Switching Characteristics,
Output delays terminating at a pad are specified for LVTTL with 12 mA drive and fast slew rate. For other standards, adjust
the delays with the values shown in
DS025-3 (v2.3.2) March 14, 2003
Notes:
1.
2.
Propagation Delays
O input to Pad
O input to Pad via transparent latch
3-State Delays
T input to Pad high-impedance (Note 2)
T input to valid data on Pad
T input to Pad high-impedance via
transparent latch (Note 2)
T input to valid data on Pad via
transparent latch
GTS to Pad high impedance (Note 2)
Sequential Delays
Clock CLK
Minimum Pulse Width, High
Minimum Pulse Width, Low
Clock CLK to Pad
Clock CLK to Pad high-impedance
(synchronous) (Note 2)
Clock CLK to valid data on Pad
(synchronous)
Setup and Hold Times before/after
Clock CLK
O input
OCE input
SR input (OFF)
3-State Setup Times, T input
3-State Setup Times, TCE input
3-State Setup Times, SR input (TFF)
Set/Reset Delays
SR input to Pad (asynchronous)
SR input to Pad high-impedance
(asynchronous) (Note 2)
SR input to valid data on Pad
(asynchronous)
GSR to Pad
A Zero “0” Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed “best-case”, but
if a “0” is listed, there is no positive hold time.
3-state turn-off delays should not be adjusted.
R
Description
(1)
‘‘IOB Output Switching Characteristics Standard Adjustments’’ on page
T
T
T
T
IOOCECK
IOSRCKO
IOSRCKT
IOTCECK
T
T
IOOCK
IOTCK
T
T
T
T
T
Symbol
T
T
T
T
T
T
T
IOTLPON
Virtex™-E 1.8 V Extended Memory Field Programmable Gate Arrays
IOTLPHZ
Figure 1
T
IOGSRQ
IOCKON
IOSRON
IOCKHZ
IOSRHZ
T
IOOLP
IOTON
IOCKP
IOSRP
IOTHZ
T
T
IOOP
GTS
CH
CL
/ T
/ T
/ T
/ T
/ T
/ T
www.xilinx.com
1-800-255-7778
IOCKOCE
IOCKOSR
IOCKT
IOCKTCE
IOCKTSR
IOCKO
0.43 / 0
0.28 / 0 0.55 / 0.01
0.40 / 0
0.26 / 0
0.30 / 0
0.38 / 0
Min
1.04
1.24
0.73
1.13
0.86
1.26
1.94
0.56
0.56
0.97
0.77
1.17
1.30
1.08
1.48
3.88
3
0.51 / 0
0.9 / 0
0.8 / 0
0.6 / 0
0.8 / 0
2.5
2.9
1.5
2.7
1.8
3.0
4.1
1.2
1.2
2.4
1.6
2.8
3.1
2.2
3.4
7.6
-8
Speed Grade
1.0 / 0
0.7 / 0
0.6 / 0
0.7 / 0
0.9 / 0
0.9 / 0
2.7
3.1
1.7
2.9
2.0
3.2
4.6
1.3
1.3
2.8
2.0
3.2
3.3
2.4
3.7
8.5
-7
(2)
1.1 / 0
0.7 / 0
0.7 / 0
0.8 / 0
1.0 / 0
1.0 / 0
2.9
3.4
1.9
3.1
2.2
3.4
4.9
1.4
1.4
2.9
2.2
3.4
3.5
2.7
3.9
9.7
-6
8..
Module 3 of 4
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, min
ns, min
ns, min
ns, min
ns, min
ns, min
ns, min
ns, min
Units
7

Related parts for XCV812E-8FG900C