EZ80L92AZ020SC Zilog, EZ80L92AZ020SC Datasheet - Page 70

IC WEBSERVER 20MHZ 100LQFP

EZ80L92AZ020SC

Manufacturer Part Number
EZ80L92AZ020SC
Description
IC WEBSERVER 20MHZ 100LQFP
Manufacturer
Zilog
Datasheet

Specifications of EZ80L92AZ020SC

Processor Type
eZ80
Features
High Speed, Single-Cycle Instruction-Fetch
Speed
20MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
269-3168
EZ80L92AZ020SC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80L92AZ020SC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
EZ80L92AZ020SC00TR
Manufacturer:
Zilog
Quantity:
10 000
Table 20. Motorola Bus Mode Read States
PS013014-0107
STATE S0
STATE S1
STATE S2
STATE S3
STATE S4
STATE S5
The Read cycle starts in state S0. The CPU drives R/W High to identify a Read cycle.
Entering state S1, the CPU drives a valid address on the address bus, ADDR[23:0].
During state S3, no bus signals are altered.
During state S4, the CPU waits for a cycle termination signal DTACK (WAIT), a peripheral
During state S5, no bus signals are altered.
On the rising edge of state S2, the CPU asserts AS and DS.
signal. If the termination signal is not asserted at least one full CPU clock period prior to the
rising clock edge at the end of S4, the CPU inserts WAIT (T
asserted. Each WAIT state is a full bus mode cycle.
During Write operations, the Motorola Bus Mode employs 8 states (S0, S1, S2, S3, S4, S5,
S6, and S7) as described in
eZ80 Bus Mode
Signals (Pins)
ADDR[23:0]
DATA[7:0]
INSTRD
MREQ
IORQ
WAIT
WR
RD
Figure 14. Motorola Bus Mode Signal and Pin Mapping
Table
Bus Mode
Controller
20.
Motorola Bus
Signal Equvalents
AS
DS
R/W
DTACK
MREQ
IORQ
ADDR[23:0]
DATA[7:0]
WAIT
) states until DTACK is
Chip Selects and Wait States
Product Specification
eZ80L92 MCU
64

Related parts for EZ80L92AZ020SC