MPC880ZP133 Freescale Semiconductor, MPC880ZP133 Datasheet - Page 4

IC MPU POWERQUICC 133MHZ 357PBGA

MPC880ZP133

Manufacturer Part Number
MPC880ZP133
Description
IC MPU POWERQUICC 133MHZ 357PBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC880ZP133

Processor Type
MPC8xx PowerQUICC 32-Bit
Speed
133MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC880ZP133
Manufacturer:
FREESCALE
Quantity:
75
Part Number:
MPC880ZP133
Manufacturer:
MOTOLOLA
Quantity:
648
Part Number:
MPC880ZP133
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC880ZP133
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Features
4
— Periodic interrupt timer (PIT)
— Clock synthesizer
— Decrementer and time base
— Reset controller
— IEEE Std 1149.1™ test access port (JTAG)
Security engine is optimized to handle all the algorithms associated with IPsec, SSL/TLS, SRTP,
IEEE Std 802.11i™, and iSCSI processing. Available on the MPC885, the security engine contains
a crypto-channel, a controller, and a set of crypto hardware accelerators (CHAs). The CHAs are:
— Data encryption standard execution unit (DEU)
— Advanced encryption standard unit (AESU)
— Message digest execution unit (MDEU)
— Crypto-channel supporting multi-command descriptor chains
— Integrated controller managing internal resources and bus mastering
— Buffer size of 256 bytes for the DEU, AESU, and MDEU, with flow control for large data sizes
Interrupts
— Six external interrupt request (IRQ) lines
— 12 port pins with interrupt capability
— 23 internal interrupt sources
— Programmable priority between SCCs
— Programmable highest priority request
Communications processor module (CPM)
— RISC controller
— Communication-specific commands (for example,
— Supports continuous mode transmission and reception on all serial channels
— 8-Kbytes of dual-port RAM
— Several serial DMA (SDMA) channels to support the CPM
— Three parallel I/O registers with open-drain capability
– DES, 3DES
– Two key (K1, K2, K1) or three key (K1, K2, K3)
– ECB and CBC modes for both DES and 3DES
– Implements the Rijndael symmetric key cipher
– ECB, CBC, and counter modes
– 128-, 192-, and 256- bit key lengths
– SHA with 160- or 256-bit message digest
– MD5 with 128-bit message digest
– HMAC with either algorithm
MODE
, and
RESTART TRANSMIT
MPC885/MPC880 PowerQUICC Hardware Specifications, Rev. 7
)
GRACEFUL STOP TRANSMIT
Freescale Semiconductor
,
ENTER HUNT

Related parts for MPC880ZP133