Z8023010VSC Zilog, Z8023010VSC Datasheet - Page 79

IC 10MHZ Z8000 CMOS ESCC 44-PLCC

Z8023010VSC

Manufacturer Part Number
Z8023010VSC
Description
IC 10MHZ Z8000 CMOS ESCC 44-PLCC
Manufacturer
Zilog
Series
IUSC™r
Datasheet

Specifications of Z8023010VSC

Controller Type
Serial Communications Controller (SCC)
Interface
Bus
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
4mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
44-LCC (J-Lead)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8023010VSC
Manufacturer:
ZILOG
Quantity:
1 831
Part Number:
Z8023010VSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8023010VSC00TR
Manufacturer:
Zilog
Quantity:
10 000
Z80230/Z85230/L
Product Specification
74
A/B, D/C
Address Valid
INTACK
CE
Address Valid
D7–D0
WR
Figure 21. Write Cycle Timing (Z85230/L)
Z85230/L Interrupt Acknowledge Cycle Timing
Figure 22
displays Interrupt Acknowledge Cycle timing. Between the time INTACK goes
Low and the falling edge of RD, the internal and external IEI/IEO daisy chains settle. If
there is an interrupt pending in the ESCC and IEI is High when RD falls, the Acknowl-
edge cycle is intended for the ESCC. In this case, the ESCC may be programmed to
respond to RD Low by placing its interrupt vector on D7–D0. It then sets the appropriate
IUS latch internally. If the external daisy chain is not used, then AC Parameter 38 is
required to settle the interrupt priority daisy chain internal to the ESCC. If the external
daisy chain is used, follow the equation in AC Characteristics Note 5
(Table 47
on
page 90) to calculate the required daisy chain settle time.
INTACK
RD
D7–D0
Vector
Figure 22. Interrupt Acknowledge Cycle Timing (Z85230/L)
PS005308-0609
Z80230 Interface Timing

Related parts for Z8023010VSC