COM20020I-DZD SMSC, COM20020I-DZD Datasheet - Page 58

IC CTRLR LAN UNIV 2KX8 28-PLCC

COM20020I-DZD

Manufacturer Part Number
COM20020I-DZD
Description
IC CTRLR LAN UNIV 2KX8 28-PLCC
Manufacturer
SMSC
Series
ARCNETr
Datasheet

Specifications of COM20020I-DZD

Controller Type
ARCNET Controller
Interface
Differential
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
20mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
28-PLCC
Product
Controller Area Network (CAN)
Number Of Transceivers
1
Data Rate
5 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Supply Current (max)
40 mA (Typ)
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1001-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
COM20020I-DZD
Manufacturer:
Standard
Quantity:
17 665
Part Number:
COM20020I-DZD
Manufacturer:
SMSC
Quantity:
269
Part Number:
COM20020I-DZD
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
COM20020I-DZD-TR
Manufacturer:
Microchip
Quantity:
1 048
Part Number:
COM20020I-DZD-TR
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 12-05-06
A0-A2
D0-D7
nCS
nRD
nWR
*
Note 1:
Note 2: Read cycle for Address Pointer Low/High Registers occurring after a read from
Note 3: Read cycle for Address Pointer Low/High Registers occurring after a write to
**
T
T
T
T
Figure 8.6 - Non-Multiplexed Bus, 80XX-Like Control Signals; Read Cycle
ARB
ARB
ARB
opr
t10
t1
t2
t3
t4
t5
t6
t7
t8
t9
t6 is measured from the latest active (valid) timing among nCS, nRD, A0-A2.
is the period of operation clock. It depends on CKUP1 and CKUP0 bits
is the Arbitration Clock Period
is identical to T
is twice T
The Microcontroller typically accesses the COM20020 on every other cycle.
Therefore, the cycle time specified in the microcontroller's datasheet
should be doubled when considering back-to-back COM20020 cycles.
Data Register requires a minimum of 5T
leading edge of the next nRD.
Data Register requires a minimum of 5T
leading edge of nRD.
nRD Low Width
nRD High Width
nWR
Address Setup to nRD Active
Address Hold from nRD Inactive
nCS Setup to nRD Active
nCS Hold from nRD Inactive
Cycle Time (nRD Low to Next Time Low)
nRD Low to Valid Data
nRD High to Data High Impedance
opr
if SLOW ARB = 1
to nRD Low
Note 3
opr
t1
t10
if SLOW ARB = 0
CASE 2: RBUSTMG bit = 1
t3
Parameter
DATASHEET
t6
Page 58
VALID
ARB
ARB
from the trailing edge of nRD to the
from the trailing edge of nWR to the
5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM
t8
VALID DATA
t5
4T
ARB
min
-5
-5
100
0
0
30
20
0
*+30
60**
max
20
t7
t2
t4
units
t9
Note 2
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
SMSC COM20020I Rev D
Datasheet

Related parts for COM20020I-DZD