STE10/100A STMicroelectronics, STE10/100A Datasheet - Page 40

no-image

STE10/100A

Manufacturer Part Number
STE10/100A
Description
IC CTRLR PCI ETHERNET 128-PQFP
Manufacturer
STMicroelectronics
Datasheet

Specifications of STE10/100A

Controller Type
Ethernet Controller, 10Base-T
Interface
PCI
Voltage - Supply
3.14 V ~ 3.46 V
Current - Supply
130mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-MQFP, 128-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-3663

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STE10/100A
Manufacturer:
ST
Quantity:
5 510
Part Number:
STE10/100A
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STE10/100A
Manufacturer:
ST
0
Part Number:
STE10/100A B2
Manufacturer:
ST
0
Part Number:
STE10/100A-B2
Manufacturer:
ST
0
Part Number:
STE10/100AB2
Manufacturer:
ST
0
Registers and descriptors description
40/82
Table 8.
CSR0 (offset = 00h), PAR - PCI access register
31~25
20~19
15, 14
13 ~ 8
18,17
Bit #
24
23
22
21
16
MRME
Control/status register description
MRLE
Name
MWIE
CAL
PBL
TAP
---
---
---
---
Reserved
Memory write and invalidate enable.
1: enable STE10/100A to generate memory
write invalidate command. The STE10/100A will
generate this command while writing full cache
lines.
0: disable generating memory write invalidate
command. The STE10/100A will use memory
write commands instead.
Memory read line enable.
1: enable STE10/100A to generate memory read
line command when read access instruction
reaches the cache line boundary. If the read
access instruction doesn’t reach the cache line
boundary then the STE10/100A uses the
memory read command instead.
Reserved
Memory read multiple enable.
1: enable STE10/100A to generate memory read
multiple commands when reading a full cache
line. If the memory is not cache-aligned, the
STE10/100A uses the memory read command
instead.
Reserved
Transmit auto-polling in transmit suspended
state.
00: disable auto-polling (default)
01: polling own-bit every 200 us
10: polling own-bit every 800 us
11: polling own-bit every 1600 us
Reserved
Cache alignment. Address boundary for data
burst, set after reset
00: reserved (default)
01: 8 DW boundary alignment
10: 16 DW boundary alignment
11: 32 DW boundary alignment
Programmable burst length. This value defines
the maximum number of DW to be transferred in
one DMA transaction.
Value: 0 (unlimited), 1, 2, 4, 8, 16 (default), 32
Description
Default
000000
00
00
0
0
0
STE10/100A
RW type
R/W*
R/W*
R/W*
R/W*
R/W*
R/W*

Related parts for STE10/100A