MCIMX537CVV8C Freescale Semiconductor, MCIMX537CVV8C Datasheet - Page 113

no-image

MCIMX537CVV8C

Manufacturer Part Number
MCIMX537CVV8C
Description
IC, 32-BIT MPU, 800 MHz, 529-BGA
Manufacturer
Freescale Semiconductor
Series
ARM Cortex-A8r
Datasheets

Specifications of MCIMX537CVV8C

Core Size
32bit
Program Memory Size
288KB
Cpu Speed
1GHz
Digital Ic Case Style
BGA
No. Of Pins
529
Operating Temperature Range
-20°C To +85°C
Msl
MSL 3 - 168 Hours
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX537CVV8C
Manufacturer:
FREESCALE
Quantity:
20 000
The user must use level shifters for 5.0 V compatibility on the ATA interface. The i.MX53xD PATA
interface is 3.3 V compatible.
The use of bus buffers introduces delay on the bus and skew between signal lines. These factors make it
difficult to operate the bus at the highest speed (UDMA-5) when bus buffers are used. If fast UDMA mode
operation is needed, this may not be compatible with bus buffers.
Another area of attention is the slew rate limit imposed by the ATA specification on the ATA bus.
According to this limit, any signal driven on the bus should have a slew rate between 0.4 and 1.2 V/ns with
a 40 pF load. Not many vendors of bus buffers specify slew rate of the outgoing signals.
When bus buffers are used, the ata_data bus buffer is special. This is a bidirectional bus buffer, so a
direction control signal is needed. This direction control signal is ata_buffer_en. When its high, the bus
should drive from host to device. When its low, the bus should drive from device to host. Steering of the
signal is such that contention on the host and device tri-state busses is always avoided.
In the timing equations, some timing parameters are used. These parameters depend on the
implementation of the i.MX53xD PATA interface on silicon, the bus buffer used, the cable delay and
cable skew.
Freescale Semiconductor
1
SRISE and SFALL shall meet this requirement when measured at the sender’s connector from 10–90% of full signal
amplitude with all capacitive loads from 15
SI1
SI2
SI3
ID
ATA Interface Signals
Rising edge slew rate for any signal on ATA interface
Falling edge slew rate for any signal on ATA interface
Host interface signal capacitance at the host connector
Table 68
shows ATA timing parameters.
i.MX53xD Applications Processors for Consumer Products, Rev. 1
Table 67. AC Characteristics of All Interface Signals
Figure 65. PATA Interface Signals Timing Diagram
Parameter
40 pF where all signals have the same capacitive load value.
SI2
1
1
SI1
Symbol
C
S
S
host
rise
fall
Min
Electrical Characteristics
Max
1.25
1.25
20
Unit
V/ns
V/ns
pF
113

Related parts for MCIMX537CVV8C