CS493105-CLZ Cirrus Logic Inc, CS493105-CLZ Datasheet - Page 22

no-image

CS493105-CLZ

Manufacturer Part Number
CS493105-CLZ
Description
IC DECODER AUD MULTI STD 44PLCC
Manufacturer
Cirrus Logic Inc
Type
Audio Decoderr
Datasheet

Specifications of CS493105-CLZ

Applications
DVD
Voltage - Supply, Analog
2.37 V ~ 2.63 V
Voltage - Supply, Digital
2.37 V ~ 2.63 V
Mounting Type
Surface Mount
Package / Case
44-PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
598-1670

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS493105-CLZ
Manufacturer:
CRYSTAL
Quantity:
95
Part Number:
CS493105-CLZ
Manufacturer:
CRYSTAL
Quantity:
174
Part Number:
CS493105-CLZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS493105-CLZ
Manufacturer:
CRYSTAL
Quantity:
1 000
Part Number:
CS493105-CLZ
Manufacturer:
CS
Quantity:
20 000
Part Number:
CS493105-CLZR
Manufacturer:
MXIC
Quantity:
3 300
Part Number:
CS493105-CLZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS493105-CLZR
Manufacturer:
CS
Quantity:
18 000
Part Number:
CS493105-CLZR
Manufacturer:
CS
Quantity:
20 000
1.15. Switching Characteristics — Digital Audio Output
(VA, VD[3:1] = 2.5 V ±5%; Inputs: Logic 0 = DGND, Logic 1 = VD, C
Notes: 1. MCLK can be an input or an output. These specifications apply for both cases.
22
MCLK period
MCLK duty cycle
SCLK period for Master or Slave mode
SCLK duty cycle for Master or Slave mode
Master Mode
SCLK delay from MCLK rising edge, MCLK as an input
SCLK delay from MCLK rising edge, MCLK as an output
LRCLK delay from SCLK transition
AUDATA2–0 delay from SCLK transition
Slave Mode
Time from active edge of SCLKN1(2) to LRCLKN1(2) transition
Time from LRCLKN1(2) transition to SCLKN1(2) active edge
AUDATA2–0 delay from SCLK transition
2. Master mode timing specifications are characterized, not production tested.
3. Master mode is defined as the CS493XX driving both SCLK and LRCLK. When MCLK is an input, it is
4. This timing parameter is defined from the non-active edge of SCLK. The active edge of SCLK is the
5. Slave mode is defined as SCLK and LRCLK being driven by an external source.
6. This specification is characterized, not production tested.
divided to produce SCLK and LRCLK.
point at which the data is valid.
Parameter
(Note 2, 3)
(Note 4, 6)
(Note 1)
(Note 1)
(Note 2)
(Note 2)
(Note 4)
(Note 4)
(Note 5)
Symbol
L
T
T
T
T
T
T
T
T
T
sdmo
adsm
= 20 pF)
sdmi
adss
mclk
sclk
lrds
stlr
lrts
CS49300 Family DSP
Min
–5
40
40
40
45
10
10
Max
60
55
15
10
10
10
15
-
-
-
-
DS339F7
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
%
%

Related parts for CS493105-CLZ