MCZ33993EW Freescale Semiconductor, MCZ33993EW Datasheet - Page 9

no-image

MCZ33993EW

Manufacturer Part Number
MCZ33993EW
Description
IC MULTIPLE SWITCH DETECT 32SOIC
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MCZ33993EW

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
32-SOIC (7.5mm Width)
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCZ33993EW
Manufacturer:
FREESCAL
Quantity:
504
Part Number:
MCZ33993EW
Manufacturer:
FREESCALE
Quantity:
1 373
Part Number:
MCZ33993EW
Manufacturer:
FREESCALE
Quantity:
1 373
provide systems with ultra-low quiescent sleep / wake-up
modes and a robust interface between switch contacts and a
microprocessor. The 33993 replaces many of the discrete
components required when interfacing to microprocessor-
based systems while providing switch ground offset
protection, contact wetting current, and system wake-up.
switch-to-battery inputs and 14 switch-to-ground inputs. All
CHIP SELECT (CS)
communication using the chip select (CS) pin. With the CS in
a logic low state, command words may be sent to the 33993
via the serial input (SI) pin, and switch status information can
be received by the MCU via the serial output (SO) pin. The
falling edge of CS enables the SO output, latches the state of
the INT pin, and the state of the external switch inputs.
to act upon new data from switch inputs.
and low-to-high transitions of the CS signal occur only when
SCLK is in a logic low state. A clean CS signal is needed to
ensure no incomplete SPI words are sent to the device.
Internal to the 33993 device is an active pull-up to V
CS.
will wake up the 33993 device. Data received from the device
during CS wake-up may not be accurate.
SERIAL CLOCK (SCLK)
register of the 33993. The SI data is latched into the input
shift register on the falling edge of SCLK signal. The SO pin
shifts the switch status bits out on the rising edge of SCLK.
The SO data is available for the MCU to read on the falling
edge of SCLK. False clocking of the shift register must be
avoided to ensure validity of data. It is essential the SCLK pin
be in a logic low state whenever CS makes any transition. For
this reason, it is recommended, though not necessary, that
the SCLK pin is commanded to a low logic state as long as
the device is not accessed and CS is in a logic high state.
When the CS is in a logic high state, any signal on the SCLK
and SI pins will be ignored and the SO pin is tri-state.
Analog Integrated Circuit Device Data
Freescale Semiconductor
1. Disables the SO driver (high impedance)
2. INT pin is reset to logic [1], except when additional
The 33993 device is an integrated circuit designed to
The 33993 features 8-programmable switch-to-ground or
The system MCU selects the 33993 to receive
Rising edge of the CS initiates the following operation:
Activates the received command word, allowing the 33993
To avoid any spurious data, it is essential the high-to-low
In Sleep mode the negative edge of the CS (V
The system clock (SCLK) pin clocks the internal shift
switch changes occur during CS low. (See
FUNCTIONAL DESCRIPTION
FUNCTIONAL PIN DESCRIPTION
Figure
DD
DD
applied)
INTRODUCTION
on the
6.)
switch inputs may be read as analog inputs through the
analog multiplexer (AMUX). Other features include a
programmable wake-up timer, programmable interrupt timer,
programmable wake-up /interrupt bits, and programmable
wetting current settings.
applications but may be used in a variety of other applications
such as computer, telecommunications, and industrial
controls.
SPI SLAVE IN (SI)
information is latched into the input register on the falling
edge of SCLK. A logic high state present on SI will program
a one in the command word on the rising edge of the CS
signal. To program a complete word, 24 bits of information
must be entered into the device.
SPI SLAVE OUT (SO)
remains tri-stated until the CS pin transitions to a logic low
state. All open switches are reported as zero, all closed
switches are reported as one. The negative transition of CS
enables the SO driver.
data bit 24 available on the SO pin. Each successive positive
clock will make the next status data bit available for the MCU
to read on the falling edge of SCLK. The SI / SO shifting of the
data follows a first-in-first-out protocol, with both input and
output words transferring the most significant bit (MSB) first.
INTERRUPT (INT)
The INT pin is an open-drain output with an internal pull-up to
V
INT pin (when enabled). The INT pin and INT bit in the SPI
register are latched on the falling edge of CS. This permits
the MCU to determine the origin of the interrupt. When two
33993 devices are used, only the device initiating the
interrupt will have the INT bit set. The INT pin is cleared on
the rising edge of CS. The INT pin will not clear with rising
edge of CS if a switch contact change has occurred while CS
was low.
V
33993s in Normal mode.
DD
DD
This device is designed primarily for automotive
The SI pin is used for serial instruction data input. SI
The SO pin is the output from the shift register. The SO pin
The first positive transition of SCLK will make the status
The INT pin is an interrupt output from the 33993 device.
In a multiple 33993 device system with WAKE high and
. In Normal mode, a switch state change will trigger the
on (Sleep mode), the falling edge of INT will place all
FUNCTIONAL DESCRIPTION
INTRODUCTION
33993
9

Related parts for MCZ33993EW