AGLN250V2-ZCSG81 Actel, AGLN250V2-ZCSG81 Datasheet - Page 55

no-image

AGLN250V2-ZCSG81

Manufacturer Part Number
AGLN250V2-ZCSG81
Description
Manufacturer
Actel
Datasheet
Figure 2-14 • Input Register Timing Diagram
Table 2-64 • Input Data Register Propagation Delays
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
Note:
Preset
Out_1
ICLKQ
ISUD
IHD
ICLR2Q
IPRE2Q
IREMCLR
IRECCLR
IREMPRE
IRECPRE
IWCLR
IWPRE
ICKMPWH
ICKMPWL
Clear
Data
CLK
For specific junction temperature and voltage supply levels, refer to
values.
Input Register
Timing Characteristics
Commercial-Case Conditions: T
Clock-to-Q of the Input Data Register
Data Setup Time for the Input Data Register
Data Hold Time for the Input Data Register
Asynchronous Clear-to-Q of the Input Data Register
Asynchronous Preset-to-Q of the Input Data Register
Asynchronous Clear Removal Time for the Input Data Register
Asynchronous Clear Recovery Time for the Input Data Register
Asynchronous Preset Removal Time for the Input Data Register
Asynchronous Preset Recovery Time for the Input Data Register
Asynchronous Clear Minimum Pulse Width for the Input Data Register
Asynchronous Preset Minimum Pulse Width for the Input Data Register
Clock Minimum Pulse Width HIGH for the Input Data Register
Clock Minimum Pulse Width LOW for the Input Data Register
1.5 V DC Core Voltage
50%
1
50%
50%
t
ISUD
0
t
t
ICLKQ
IHD
50%
50%
J
= 70°C, Worst-Case V
50%
t
IWPRE
A dv a n c e v 0. 3
t
Description
IPRE2Q
50%
50%
t
IRECPRE
t
50%
ICLR2Q
50%
t
IWCLR
50%
50%
CC
50%
= 1.425 V
IGLOO nano DC and Switching Characteristics
t
IRECCLR
Table 2-6 on page 2-6
50%
t
ICKMPWH
t
IREMPRE
50%
50%
t
ICKMPWL
0.42
0.47
0.00
0.79
0.79
0.00
0.24
0.00
0.24
0.19
0.19
0.31
0.28
Std.
for derating
50%
t
50%
IREMCLR
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
2 - 41

Related parts for AGLN250V2-ZCSG81