CY7C09349 Cypress Semiconductor Corporation., CY7C09349 Datasheet

no-image

CY7C09349

Manufacturer Part Number
CY7C09349
Description
4K/8K x 18Synchronous Dual-Port Static RAM
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C09349-12AC
Manufacturer:
CYPRESS
Quantity:
4 000
Part Number:
CY7C09349-9AC
Manufacturer:
CYPRESS
Quantity:
160
Part Number:
CY7C09349A-12AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C09349AV-12AC
Manufacturer:
CYPRESS
Quantity:
1 831
Part Number:
CY7C09349AV-12AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C09349AV-12AC
Manufacturer:
CYPRESS
Quantity:
1 000
Part Number:
CY7C09349AV-12AC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C09349AV-12AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C09349AV-12AXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C09349AV-9AC
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY7C09349AV-9AL
Manufacturer:
CYPRESS
Quantity:
672
1
Features
Notes:
Cypress Semiconductor Corporation
1.
2.
Logic Block Diagram
• True dual-ported memory cells which allow simulta-
• Two Flow-Through/Pipelined devices
• Three Modes
• Pipelined output mode on both ports allows fast
• 0.35-micron CMOS for optimum speed/power
v
R/W
UB
CE
CE
LB
OE
FT/Pipe
I/O
I/O
A
CLK
ADS
CNTEN
CNTRST
neous access of the same memory location
100-MHz cycle time
— 4K x 18 organization (CY7C09349)
— 8K x 18 organization (CY7C09359)
— Flow-Through
— Pipelined
— Burst
0L
See page 6 for Load Conditions.
A
L
9L
0L
L
0L
1L
0
L
–A
–A
L
L
L
–I/O
–I/O
11
11/12L
[2]
L
L
for 4K; A
L
17L
8L
0
–A
12/13
12
for 8K devices.
For the most recent information, visit the Cypress web site at www.cypress.com
9
9
0/1
0/1
1
0
1b
Counter/
Register
Address
Decode
b
0b 1a 0a
a
3901 North First Street
Control
PRELIMINARY
I/O
True Dual-Ported
Synchronous Dual-Port Static RAM
RAM Array
• High-speed clock to data access 6.5
• Low operating power
• Fully synchronous interface for easier operation
• Burst counters increment addresses internally
• Dual Chip enables for easy depth expansion
• Upper and lower byte controls for bus matching
• Automatic power-down
• Commercial and Industrial temperature ranges
• Available in 100-pin TQFP
— Active = 200 mA (typical)
— Standby = 0.05 mA (typical)
— Shorten cycle times
— Minimize bus noise
— Supported in Flow-Through and Pipelined modes
Control
I/O
San Jose
0a
a
1a
Counter/
Address
Register
Decode
0b
b
1b
CA 95134
0/1
1
0
0/1
9
9
4K/8K x 18
12/13
CY7C09349
CY7C09359
[1]
/7.5/9/12 ns (max.)
October 18, 1999
I/O
408-943-2600
A
I/O
0R
CNTRST
9R
FT/Pipe
CNTEN
0R
–A
[2]
–I/O
–I/O
ADS
11/12R
R/W
CLK
CE
CE
OE
UB
LB
17R
0R
1R
8R
R
R
R
R
R
R
R
R
R

Related parts for CY7C09349

CY7C09349 Summary of contents

Page 1

... Features • True dual-ported memory cells which allow simulta- neous access of the same memory location • Two Flow-Through/Pipelined devices — organization (CY7C09349) — organization (CY7C09359) • Three Modes — Flow-Through — Pipelined — Burst • Pipelined output mode on both ports allows fast 100-MHz cycle time • ...

Page 2

... Functional Description The CY7C09349 and CY7C09359 are high-speed synchro- nous CMOS 4K and dual-port static RAMs. Two ports are provided, permitting independent, simultaneous access for reads and writes to any location in memory. control, address, and data lines allow for minimal set-up and hold times ...

Page 3

... Typical Operating Current I (mA) CC Typical Standby Current for I (mA) SB1 (Both Ports TTL Level) Typical Standby Current for I (mA) SB3 (Both Ports CMOS Level) Note: 4. This pin is NC for CY7C09349. PRELIMINARY 100-Pin TQFP (Top View ...

Page 4

... For read operations both Output Current into Outputs (LOW)............................. 20 mA Static Discharge Voltage ........................................... >2001V Latch-Up Current ..................................................... >200 mA Operating Range Range Commercial Industrial Shaded areas contain advance information. 4 CY7C09349 CY7C09359 AND CE must be asserted –I/O 8/9L 15/17L Ambient Temperature + – ...

Page 5

... Test Conditions MHz 5.0V CC AND CE must be asserted to their active states ( CY7C09349 CY7C09359 -9 -12 2.4 2.4 0.4 0.4 2.2 2.2 0.8 0.8 10 –10 10 –10 10 215 360 195 300 240 410 225 375 ...

Page 6

... OUTPUT (b) Thévenin Equivalent (Load 1) [6] 3.0V GND 1. Capacitance (pF) (b) Load Derating Curve 6 CY7C09349 CY7C09359 893 OUTPUT 347 = 1.4V (c) Three-State Delay (Load 2) (Used for & t CKLZ OLZ including scope and jig) ALL INPUT PULSES ...

Page 7

... CY7C09349 CY7C09359 CY7C09349 CY7C09359 -7 -9 -12 Max. Min. Max. Min. Max ...

Page 8

... A n+1 n+2 t CD2 CKLZ = following the next rising edge of the clock constantly loads the address on the rising edge of the CLK. Numbers are for reference only CY7C09349 CY7C09359 n+3 t CKHZ Q Q n+1 n OHZ OLZ ...

Page 9

... [14, 15, 16, 17] NO MATCH t CD1 MATCH t CWDD VALID , R/W, CNTEN, and CNTRST = for the left port, which is being written to CY7C09349 CY7C09359 CD2 CKHZ CKHZ CKLZ ...

Page 10

... n+1 n CD2 CKHZ Q n READ NO OPERATION [11, 18, 19, 20 n+1 n+2 n n+2 n+3 t CD2 OHZ READ WRITE . IH 10 CY7C09349 CY7C09359 A A n+3 n CD2 CKLZ WRITE READ A A n+4 n CKLZ CD2 Q n+4 READ Q n+3 ...

Page 11

... n+1 n CD1 Q n CKHZ NO READ OPERATION [9, 11, 18, 19 n OHZ READ WRITE 11 CY7C09349 CY7C09359 n+2 n+3 n n+2 t CD1 Q n CKLZ DC WRITE READ A A n+3 n+4 n+5 n CD1 Q n CKLZ DC READ t CD1 t CD1 ...

Page 12

... R/W and CNTRST = PRELIMINARY [21] t SAD t SCN t CD2 n COUNTER HOLD READ WITH COUNTER [21 n+1 READ WITH COUNTER . IH 12 CY7C09349 CY7C09359 t HAD t HCN Q n+2 READ WITH COUNTER t t SAD HAD t t SCN HCN Q Q n+3 n+2 READ COUNTER HOLD WITH COUNTER Q n+3 ...

Page 13

... CE and CNTRST = 23. The “Internal Address” is equal to the “External Address” when ADS = V PRELIMINARY A n n+1 n+1 n+2 WRITE WITH WRITE COUNTER COUNTER HOLD . IH and equals the counter output when ADS = CY7C09349 CY7C09359 [22, 23 n+2 n n+3 n+4 WRITE WITH COUNTER . IH n+4 ...

Page 14

... UB, and 25. No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset. PRELIMINARY WRITE READ ADDRESS 0 ADDRESS 0 14 CY7C09349 CY7C09359 n READ READ ADDRESS 1 ...

Page 15

... L D Reset out( Load out( Hold out( Increment out(n+ CY7C09349 CY7C09359 Operation 17 [29] Deselected [29] Deselected Write [29] Read Outputs Disabled Operation Counter Reset to Address 0 Address Load into Counter External Address Blocked—Counter Disabled Counter Enabled—Internal Address Generation ...

Page 16

... Ordering Information 4K x18 Synchronous Dual-Port SRAM Speed (ns) Ordering Code [1] 6.5 CY7C09349-6AC 7.5 CY7C09349-7AC CY7C09349-7AI 9 CY7C09349-9AC CY7C09349-9AI 12 CY7C09349-12AC CY7C09349-12AI 8K x18 Synchronous Dual-Port SRAM Speed (ns) Ordering Code [1] 6.5 CY7C09359-6AC 7.5 CY7C09359-7AC CY7C09359-7AI 9 CY7C09359-9AC CY7C09359-9AI 12 CY7C09359-12AC CY7C09359-12AI Shaded areas contain advance information. Document #: 38–00672–C PRELIMINARY Package Name ...

Page 17

... Package Diagram 100-Pin Thin Plastic Quad Flat Pack (TQFP) A100 PRELIMINARY 17 CY7C09349 CY7C09359 51-85048-B ...

Page 18

... POR circuit is at fault. Applicable devices—All speed/package/temperature combi- nations of the following: • CY7C09349 • CY7C09359 Cypress design change—Cypress design team has identified the root cause. A permanent circuit change and die revision will be available beginning in October and will be identified by the letter “ ...

Related keywords