M25P10-A Numonyx, B.V., M25P10-A Datasheet - Page 13

no-image

M25P10-A

Manufacturer Part Number
M25P10-A
Description
1 Mbit, serial Flash memory, 50 MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P10-ALTERAP
Manufacturer:
ST
0
Part Number:
M25P10-ALTERATP
Manufacturer:
ST
0
Part Number:
M25P10-AVMB6TG
Manufacturer:
SANYO
Quantity:
67
Part Number:
M25P10-AVMB6TG
Manufacturer:
ST
0
Part Number:
M25P10-AVMB6TG
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
M25P10-AVMN3P
Manufacturer:
ST
0
Part Number:
M25P10-AVMN3P/X
Manufacturer:
ST
0
Part Number:
M25P10-AVMN3TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P10-AVMN3TP/Y
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
M25P10-AVMN6
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P10-AVMN6P
Manufacturer:
MICRON32
Quantity:
1 248
Part Number:
M25P10-AVMN6P
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
M25P10-AVMN6T
Manufacturer:
NVIDIA
Quantity:
12
M25P10-A
4.7
Table 2.
1. The device is ready to accept a Bulk Erase instruction if, and only if, both Block Protect (BP1, BP0) bits are
Hold condition
The Hold (HOLD) signal is used to pause any serial communications with the device without
resetting the clocking sequence. However, taking this signal Low does not terminate any
Write Status Register, Program or Erase cycle that is currently in progress.
To enter the Hold condition, the device must be selected, with Chip Select (S) Low.
The Hold condition starts on the falling edge of the Hold (HOLD) signal, provided that this
coincides with Serial Clock (C) being Low (as shown in
The Hold condition ends on the rising edge of the Hold (HOLD) signal, provided that this
coincides with Serial Clock (C) being Low.
If the falling edge does not coincide with Serial Clock (C) being Low, the Hold condition
starts after Serial Clock (C) next goes Low. Similarly, if the rising edge does not coincide
with Serial Clock (C) being Low, the Hold condition ends after Serial Clock (C) next goes
Low. (This is shown in
During the Hold condition, the Serial Data output (Q) is high impedance, and Serial Data
input (D) and Serial Clock (C) are Don’t care.
Normally, the device is kept selected, with Chip Select (S) driven Low, for the whole duration
of the Hold condition. This is to ensure that the state of the internal logic remains unchanged
from the moment of entering the Hold condition.
If Chip Select (S) goes High while the device is in the Hold condition, this has the effect of
resetting the internal logic of the device. To restart communication with the device, it is
necessary to drive Hold (HOLD) High, and then to drive Chip Select (S) Low. This prevents
the device from going back to the Hold condition.
BP1
bit
0.
0
0
1
1
Register
content
Status
BP0
bit
0
1
0
1
Protected area sizes
none
Upper quarter (sector 3)
Upper half (two sectors: 2 and 3)
All sectors (four sectors: 0, 1, 2 and 3) none
Figure
Protected area
5).
Memory content
All sectors
Lower three-quarters (three sectors: 0 to 2)
Lower half (sectors 0 and 1)
Figure
(1)
5).
Unprotected area
(four sectors: 0, 1, 2 and 3)
Operating features
13/51

Related parts for M25P10-A