MT9126AS Zarlink Semiconductor, MT9126AS Datasheet - Page 2

no-image

MT9126AS

Manufacturer Part Number
MT9126AS
Description
Description = Quad Adpcm (G.726) Transcoder ;; Package Type = Pdip ;; No. Of Pins = 28
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9126AS
Manufacturer:
MITEL
Quantity:
20 000
Part Number:
MT9126AS1
Manufacturer:
ZARLINK
Quantity:
7
MT9126
Pin Description
8-90
Pin #
1
2
3
4
5
6
7
8
9
LINEAR
PCMo1
PCMi1
MCLK
Name
BCLK
EN1
C2o
V
F0i
SS
Enable Strobe 1 (Output). This 8 bit wide, active high strobe is active during the B1
PCM channel in ST-BUS mode. Becomes a single bit, high true pulse when LINEAR=1.
In SSI mode this output is high impedance.
Master Clock (input). This is a 4.096 MHz (minimum) input clock utilized by the
transcoder function; it must be supplied in both ST-BUS and SSI modes of operation.
In ST-BUS mode the C4 ST-BUS clock is applied to this pin. This synchronous clock is
also used to control the data I/O flow on the PCM and ADPCM input/output pins
according to ST-BUS requirements.
In SSI mode this master clock input is derived from an external source and may be
asynchronous with respect to the 8 kHz frame. MCLK rates greater than 4.096 MHz are
acceptable in this mode since the data I/O rate is governed by BCLK.
Frame Pulse (Input). Frame synchronization pulse input for ST-BUS operation. SSI
operation is enabled by connecting this pin to V
2.048 MHz Clock (Output). This ST-BUS mode bit clock output is the MCLK (C4) input
divided by two, inverted, and synchronized to F0i. This output is high-impedance during
SSI operation.
Bit Clock (Input). 128 kHz to 4096 kHz bit clock input for both PCM and ADPCM ports;
used in SSI mode only. The falling edge of this clock latches data into ADPCMi, PCMi1
and PCMi2. The rising edge clocks data out on ADPCMo, PCMo1 and PCMo2. This input
must be tied to V
Serial PCM Stream 1 (Output). 128 kbit/s to 4096 kbit/s serial companded/linear PCM
output stream. Data are clocked out by rising edge of BCLK in SSI mode. Clocked out by
MCLK divided by two in ST-BUS mode. See Figure 14.
Serial PCM Stream 1 (Input). 128 kbit/s to 4096 kbit/s serial companded/linear PCM
input stream. Data are clocked in on falling edge of BCLK in SSI mode. Clocked in at the
3/4 bit position of MCLK in ST-BUS mode. See Figure 14.
Digital Ground. Nominally 0 volts.
Linear PCM Select (Input). When tied to V
bit linear PCM. Linear PCM operates only at a bit rate of 2048 kbit/s. Companded PCM is
selected when this pin is tied to V
ENB2/F0od
LINEAR
PCMo1
PCMo2
PCMi1
PCMi2
MCLK
BCLK
ENB1
SS
EN1
VSS
C2o
SEL
F0i
Figure 2 - Pin Connections
for ST-BUS operation.
10
11
12
13
14
1
2
3
4
5
6
7
8
9
SS
. See Figures 5 & 8.
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Description
EN2
MS6
MS5
MS4
ADPCMo
ADPCMi
VDD
MS3
MS2
MS1
IC
PWRDN
FORMAT
A/
DD
the PCM I/O ports (PCM1,PCM2) are 16-
SS
.
Data Sheet

Related parts for MT9126AS