ad7472bru-reel7 Analog Devices, Inc., ad7472bru-reel7 Datasheet - Page 17

no-image

ad7472bru-reel7

Manufacturer Part Number
ad7472bru-reel7
Description
1.75 Msps, 4 Mw 10-bit /12-bit Parallel Adcs
Manufacturer
Analog Devices, Inc.
Datasheet
GROUNDING AND LAYOUT
The analog and digital power supplies are independent and
separately pinned out to minimize coupling between the analog
and digital sections within the device. To complement the excel-
lent noise performance of the AD7470/AD7472, it is imperative
that care be given to the PCB layout. Figure 16 shows a recom-
mended connection diagram for the AD7470/AD7472.
All of the AD7470/AD7472 ground pins should be soldered
directly to a ground plane to minimize series inductance. The
AV
analog and digital ground planes. The large value capacitors will
decouple low frequency noise to analog ground; the small value
capacitors will decouple high frequency noise to digital ground.
All digital circuitry power pins should be decoupled to the
digital ground plane. The use of ground planes can physically
separate sensitive analog components from the noisy digital
system. The two ground planes should be joined in only one
place and should not overlap so as to minimize capacitive
coupling between them. If the AD7470/AD7472 is in a
system where multiple devices require AGND to DGND
connections, the connection should still be made at one point
only, a star ground point, which should be established as close
as possible to the AD7470/AD7472.
Noise can be minimized by applying some simple rules to the
PCB layout: analog signals should be kept away from digital
signals; fast switching signals like clocks should be shielded with
digital ground to avoid radiating noise to other sections of the
board and clock signals should never be run near the analog
inputs; avoid running digital lines under the device as these will
couple noise onto the die; the power supply lines to the AD7470/
AD7472 should use as large a trace as possible to provide a low
impedance path and reduce the effects of glitches on the power
supply line; avoid crossover of digital and analog signals and
place traces that are on opposite sides of the board at right angles
to each other.
Noise to the analog power line can be further reduced by use of
multiple decoupling capacitors as shown in Figure 16. Decou-
pling capacitors should be placed directly at the power inlet to
the PCB and also as close as possible to the power pins of the
AD7470/AD7472. The same decoupling method should be
used on other ICs on the PCB, with the capacitor leads as short
as possible to minimize lead inductance.
REV. B
DD
, DV
DD
, and V
DRIVE
0.1 F
pins should be decoupled to both the
V
V
OUT
AD780
IN
10 F
1nF
+
+
0.1 F
10 F
10 F
Figure 16. Decoupling Circuit
1nF
+
DV
AGND
DGND
V
V
DRIVE
REF
DD
–17–
AV
AD7470/
AD7472
DD
POWER SUPPLIES
Separate power supplies for AV
if necessary, DV
The digital supply (DV
(AV
MICROPROCESSOR INTERFACING
AD7470/AD7472 to ADSP-2185 Interface
Figure 17 shows a typical interface between the AD7470/AD7472
and the ADSP-2185. The ADSP-2185 processor can be used in
one of two memory modes, full memory mode and host mode.
The Mode C pin determines in which mode the processor works.
The interface in Figure 17 is set up to have the processor work-
ing in full memory mode, which allows full external addressing
capabilities.
When the AD7470/AD7472 has finished converting, the BUSY
line requests an interrupt through the IRQ2 pin. The IRQ2
interrupt has to be set up in the interrupt control register as
edge-sensitive. The DMS (data memory select) pin latches in
the address of the ADC into the address decoder. The read
operation is thus started.
AD7470/AD7472 to ADSP-21065 Interface
Figure 18 shows a typical interface between the AD7470/AD7472
and the ADSP-21065L SHARC
example of one of three DMA handshake modes. The MSX
DD
) by more than 0.3 V in normal operation.
ADSP-2185*
Figure 17. Interfacing to the ADSP-2185
0.1 F
MODE C
A0–A15
D0–D23
*ADDITIONAL PINS OMITTED FOR CLARITY
IRQ2
DMS
RD
DD
may share its power connection to AV
100k
47 F
ADDRESS BUS
DD
ADDRESS
DECODER
+
DATA BUS
) must not exceed the analog supply
DD
ANALOG
SUPPLY
5V
®
processor. This interface is an
AD7470/AD7472
and DV
DD
are desirable but,
CS
BUSY
RD
DB0–DB9
(DB11)
AD7472*
AD7470/
OPTIONAL
CONVST
DD
.

Related parts for ad7472bru-reel7