ad1848 Analog Devices, Inc., ad1848 Datasheet - Page 18

no-image

ad1848

Manufacturer Part Number
ad1848
Description
Parallel-port 16-bit Soundport Stereo Codec
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ad1848JP
Manufacturer:
AD
Quantity:
2 490
Part Number:
ad1848JP
Manufacturer:
ADI
Quantity:
117
Part Number:
ad1848JP
Manufacturer:
AD
Quantity:
1 000
Part Number:
ad1848KP
Manufacturer:
AD
Quantity:
3 376
Part Number:
ad1848KP
Manufacturer:
AD
Quantity:
75
Part Number:
ad1848KP
Manufacturer:
XILINX
Quantity:
92
Part Number:
ad1848KP
Manufacturer:
XILINX
0
Part Number:
ad1848KP
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD1848K
Interface Configuration Register (IXA3:0 = 9)
The contents of the Interface Configuration Register cannot be changed except when the AD1848K is in Mode Change Enable (MCE) state.
Write attempts to this register when the AD1848K is not in the MCE state will not be successful. PEN and CEN are exceptions; these bits may
always be written.
PEN
CEN
SDC
ACAL
res
PPIO
CPIO
This register’s initial state after reset is “00xx 1000 (x8h).”
Pin Control Register (IXA3:0 = 10)
res
IEN
XCTL1:0 External Control. The state of these independent bits is reflected on the respective XCTL1:0 pins of the AD1848K.
This register’s initial state after reset is “00xx xx0x.”
IXA3:0
IXA3:0
1 0
9
Playback Enable. This bit will enable the playback of data in the format selected. The AD1848K will generate PDRQ
and respond to PDAK signals when this bit is enabled and PPIO = 0. If PPIO = 1, this bit enables Programmed I/O
(PIO) playback mode. PEN may be set and reset without setting the MCE bit.
0
1
Capture Enable. This bit will enable the capture of data in the format selected. The AD1848K will generate CDRQ and
respond to CDAK signals when this bit is enabled and CPIO = 0. If CPIO = 1, this bit enables PIO capture mode. CEN
may be set and reset without setting the MCE bit.
0
1
Single DMA Channel. This bit will force both capture and playback DMA requests to occur on the Playback DMA
channel. The Capture DMA CDRQ pin will be LO. This bit will allow the AD1848K to be used with only one DMA
channel. Simultaneous capture and playback cannot occur in this mode. Should both capture and playback be enabled
(CEN = PEN = 1) in the mode, only playback will occur. See “Data and Control Transfers” for further explanation.
0
1
Autocalibrate Enable. This bit determines whether the AD1848K performs an autocalibrate whenever the PWRDWN
pin is deasserted or from the Mode Change Enable (MCE) bit being reset. ACAL is normally set. See “Autocalibration”
below for a description of a complete autocalibration sequence.
0
1
Reserved for future expansion. Always write zeros to these bits.
Playback PIO Enable. This bit determines whether the playback data is transferred via DMA or PIO.
0
1
Capture PIO Enable. This bit determines whether the capture data is transferred via DMA or PIO.
0
1
Reserved for future expansion. Always write zeros to these bits.
Interrupt Enable. This bit enables the interrupt pin. The Interrupt Pin will go active HI when the number of samples
programmed in the Base Count Register is reached.
0
1
0
1
Playback disabled (PDRQ and PIO Playback Data Register inactive)
Playback enabled
Capture disabled (CDRQ and PIO Capture Data Register inactive)
Capture enabled
Dual DMA channel mode
Single DMA channel mode
No autocalibration
Autocalibration after power down/reset or mode change
DMA transfers only
PIO transfers only
DMA transfers only
PIO transfers only
Interrupt disabled
Interrupt enabled
TTL Logic LO on XCTL1:0 pins
TTL Logic HI on XCTL1:0 pins
XCTL1
Data 7
Data 7
CPIO
XCTL0
Data 6
Data 6
PPIO
Data 5
Data 5
res
res
Data 4
Data 4
res
res
–18–
Data 3
Data 3
ACAL
res
Data 2
Data 2
SDC
res
Data 1
Data 1
CEN
IEN
Data 0
Data 0
PEN
res
REV. 0

Related parts for ad1848